blob: f2b78a94533107387053108e2d9797f830abcfad [file] [log] [blame]
Stefan Roese17f50f222005-08-04 17:09:16 +02001/*
2 * (C) Copyright 2005
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denkf901a832005-08-06 01:42:58 +020015 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stefan Roese17f50f222005-08-04 17:09:16 +020016 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*----------------------------------------------------------------------------+
25 | FPGA registers and bit definitions
26 +----------------------------------------------------------------------------*/
27/*
28 * PowerPC 440EP Board FPGA is reached with physical address 0x80001FF0.
29 * TLB initialization makes it correspond to logical address 0x80001FF0.
30 * => Done init_chip.s in bootlib
31 */
Wolfgang Denkf901a832005-08-06 01:42:58 +020032#define FPGA_BASE_ADDR 0x80002000
Stefan Roese17f50f222005-08-04 17:09:16 +020033
34/*----------------------------------------------------------------------------+
35 | Board Jumpers Setting Register
36 | Board Settings provided by jumpers
37 +----------------------------------------------------------------------------*/
Wolfgang Denkf901a832005-08-06 01:42:58 +020038#define FPGA_SETTING_REG (FPGA_BASE_ADDR+0x3)
Stefan Roese17f50f222005-08-04 17:09:16 +020039/* Boot from small flash */
Wolfgang Denkf901a832005-08-06 01:42:58 +020040#define FPGA_SET_REG_BOOT_SMALL_FLASH 0x80
Stefan Roese17f50f222005-08-04 17:09:16 +020041/* Operational Flash versus SRAM position in Memory Map */
Wolfgang Denkf901a832005-08-06 01:42:58 +020042#define FPGA_SET_REG_OP_CODE_SRAM_SEL_MASK 0x40
43#define FPGA_SET_REG_OP_CODE_FLASH_ABOVE 0x40
44#define FPGA_SET_REG_SRAM_ABOVE 0x00
Stefan Roese17f50f222005-08-04 17:09:16 +020045/* Boot From NAND Flash */
Wolfgang Denkf901a832005-08-06 01:42:58 +020046#define FPGA_SET_REG_BOOT_NAND_FLASH_MASK 0x40
47#define FPGA_SET_REG_BOOT_NAND_FLASH_SELECT 0x00
Stefan Roese17f50f222005-08-04 17:09:16 +020048/* On Board PCI Arbiter Select */
Wolfgang Denkf901a832005-08-06 01:42:58 +020049#define FPGA_SET_REG_PCI_EXT_ARBITER_SEL_MASK 0x10
50#define FPGA_SET_REG_PCI_EXT_ARBITER_SEL 0x00
Stefan Roese17f50f222005-08-04 17:09:16 +020051
52/*----------------------------------------------------------------------------+
53 | Functions Selection Register 1
54 +----------------------------------------------------------------------------*/
Wolfgang Denkf901a832005-08-06 01:42:58 +020055#define FPGA_SELECTION_1_REG (FPGA_BASE_ADDR+0x4)
56#define FPGA_SEL_1_REG_PHY_MASK 0xE0
57#define FPGA_SEL_1_REG_MII 0x80
58#define FPGA_SEL_1_REG_RMII 0x40
59#define FPGA_SEL_1_REG_SMII 0x20
60#define FPGA_SEL_1_REG_USB2_DEV_SEL 0x10 /* USB2 Device Selection */
61#define FPGA_SEL_1_REG_USB2_HOST_SEL 0x08 /* USB2 Host Selection */
62#define FPGA_SEL_1_REG_NF_SELEC_MASK 0x07 /* NF Selection Mask */
63#define FPGA_SEL_1_REG_NF0_SEL_BY_NFCS1 0x04 /* NF0 Selected by NF_CS1 */
64#define FPGA_SEL_1_REG_NF1_SEL_BY_NFCS2 0x02 /* NF1 Selected by NF_CS2 */
65#define FPGA_SEL_1_REG_NF1_SEL_BY_NFCS3 0x01 /* NF1 Selected by NF_CS3 */
Stefan Roese17f50f222005-08-04 17:09:16 +020066
67/*----------------------------------------------------------------------------+
68 | Functions Selection Register 2
69 +----------------------------------------------------------------------------*/
Wolfgang Denkf901a832005-08-06 01:42:58 +020070#define FPGA_SELECTION_2_REG (FPGA_BASE_ADDR+0x5)
71#define FPGA_SEL2_REG_IIC1_SCP_SEL_MASK 0x80 /* IIC1 / SCP Selection */
72#define FPGA_SEL2_REG_SEL_FRAM 0x80 /* FRAM on IIC1 bus selected - SCP Select */
73#define FPGA_SEL2_REG_SEL_SCP 0x80 /* Identical to SCP Selection */
74#define FPGA_SEL2_REG_SEL_IIC1 0x00 /* IIC1 Selection - Default Value */
75#define FPGA_SEL2_REG_SEL_DMA_A_B 0x40 /* DMA A & B channels selected */
76#define FPGA_SEL2_REG_SEL_DMA_C_D 0x20 /* DMA C & D channels selected */
77#define FPGA_SEL2_REG_DMA_EOT_TC_3_SEL 0x10 /* 0 = EOT - input to 440EP */
78 /* 1 = TC - output from 440EP */
79#define FPGA_SEL2_REG_DMA_EOT_TC_2_SEL 0x08 /* 0 = EOT (input to 440EP) */
80 /* 1 = TC (output from 440EP) */
81#define FPGA_SEL2_REG_SEL_GPIO_1 0x04 /* EBC_GPIO & USB2_GPIO selected */
82#define FPGA_SEL2_REG_SEL_GPIO_2 0x02 /* Ether._GPIO & UART_GPIO selected */
83#define FPGA_SEL2_REG_SEL_GPIO_3 0x01 /* DMA_GPIO & Trace_GPIO selected */
Stefan Roese17f50f222005-08-04 17:09:16 +020084
85/*----------------------------------------------------------------------------+
86 | Functions Selection Register 3
87 +----------------------------------------------------------------------------*/
Wolfgang Denkf901a832005-08-06 01:42:58 +020088#define FPGA_SELECTION_3_REG (FPGA_BASE_ADDR+0x6)
89#define FPGA_SEL3_REG_EXP_SLOT_EN 0x80 /* Expansion Slot enabled */
90#define FPGA_SEL3_REG_SEL_UART_CONFIG_MASK 0x70
91#define FPGA_SEL3_REG_SEL_UART_CONFIG1 0x40 /* one 8_pin UART */
92#define FPGA_SEL3_REG_SEL_UART_CONFIG2 0x20 /* two 4_pin UARTs */
93#define FPGA_SEL3_REG_SEL_UART_CONFIG3 0x10 /* one 4_pin & two 2_pin UARTs */
94#define FPGA_SEL3_REG_SEL_UART_CONFIG4 0x08 /* four 2_pin UARTs */
95#define FPGA_SEL3_REG_DTR_DSR_MODE_4_PIN_UART 0x00 /* DTR/DSR mode for 4_pin_UART */
96#define FPGA_SEL3_REG_RTS_CTS_MODE_4_PIN_UART 0x04 /* RTS/CTS mode for 4_pin_UART */
Stefan Roese17f50f222005-08-04 17:09:16 +020097
98/*----------------------------------------------------------------------------+
99 | Soft Reset Register
100 +----------------------------------------------------------------------------*/
Wolfgang Denkf901a832005-08-06 01:42:58 +0200101#define FPGA_RESET_REG (FPGA_BASE_ADDR+0x7)
102#define FPGA_RESET_REG_RESET_USB20_DEV 0x80 /* Hard Reset of the GT3200 */
103#define FPGA_RESET_REG_RESET_DISPLAY 0x40 /* Hard Reset on Display Device */
104#define FPGA_RESET_REG_STATUS_LED_0 0x08 /* 1 = Led On */
105#define FPGA_RESET_REG_STATUS_LED_1 0x04 /* 1 = Led On */
106#define FPGA_RESET_REG_STATUS_LED_2 0x02 /* 1 = Led On */
107#define FPGA_RESET_REG_STATUS_LED_3 0x01 /* 1 = Led On */
Stefan Roese17f50f222005-08-04 17:09:16 +0200108
109
110/*----------------------------------------------------------------------------+
111| SDR Configuration registers
112+----------------------------------------------------------------------------*/
Wolfgang Denkf901a832005-08-06 01:42:58 +0200113#define SDR0_SDSTP1_EBC_ROM_BS_MASK 0x00006000 /* EBC Boot Size Mask */
114#define SDR0_SDSTP1_EBC_ROM_BS_32BIT 0x00004000 /* EBC 32 bits */
115#define SDR0_SDSTP1_EBC_ROM_BS_16BIT 0x00002000 /* EBC 16 Bits */
116#define SDR0_SDSTP1_EBC_ROM_BS_8BIT 0x00000000 /* EBC 8 Bits */
Stefan Roese17f50f222005-08-04 17:09:16 +0200117
Wolfgang Denkf901a832005-08-06 01:42:58 +0200118#define SDR0_SDSTP1_BOOT_SEL_MASK 0x00001800 /* Boot device Selection Mask */
119#define SDR0_SDSTP1_BOOT_SEL_EBC 0x00000000 /* EBC */
120#define SDR0_SDSTP1_BOOT_SEL_PCI 0x00000800 /* PCI */
121#define SDR0_SDSTP1_BOOT_SEL_NDFC 0x00001000 /* NDFC */
Stefan Roese17f50f222005-08-04 17:09:16 +0200122
123/* Serial Device Enabled - Addr = 0xA8 */
124#define SDR0_PSTRP0_BOOTSTRAP_IIC_A8_EN SDR0_PSTRP0_BOOTSTRAP_SETTINGS5
125/* Serial Device Enabled - Addr = 0xA4 */
126#define SDR0_PSTRP0_BOOTSTRAP_IIC_A4_EN SDR0_PSTRP0_BOOTSTRAP_SETTINGS7
127
128/* Pin Straps Reg */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200129#define SDR0_PSTRP0 0x0040
130#define SDR0_PSTRP0_BOOTSTRAP_MASK 0xE0000000 /* Strap Bits */
Stefan Roese17f50f222005-08-04 17:09:16 +0200131
132#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS0 0x00000000 /* Default strap settings 0 */
133#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS1 0x20000000 /* Default strap settings 1 */
134#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS2 0x40000000 /* Default strap settings 2 */
135#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS3 0x60000000 /* Default strap settings 3 */
136#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS4 0x80000000 /* Default strap settings 4 */
137#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS5 0xA0000000 /* Default strap settings 5 */
138#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS6 0xC0000000 /* Default strap settings 6 */
139#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS7 0xE0000000 /* Default strap settings 7 */
140
141/*----------------------------------------------------------------------------+
142| EBC Configuration Register - EBC0_CFG
143+----------------------------------------------------------------------------*/
144/* External Bus Three-State Control */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200145#define EBC0_CFG_EBTC_DRIVEN 0x80000000
Stefan Roese17f50f222005-08-04 17:09:16 +0200146/* Device-Paced Time-out Disable */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200147#define EBC0_CFG_PTD_ENABLED 0x00000000
Stefan Roese17f50f222005-08-04 17:09:16 +0200148/* Ready Timeout Count */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200149#define EBC0_CFG_RTC_MASK 0x38000000
150#define EBC0_CFG_RTC_16PERCLK 0x00000000
151#define EBC0_CFG_RTC_32PERCLK 0x08000000
152#define EBC0_CFG_RTC_64PERCLK 0x10000000
153#define EBC0_CFG_RTC_128PERCLK 0x18000000
154#define EBC0_CFG_RTC_256PERCLK 0x20000000
155#define EBC0_CFG_RTC_512PERCLK 0x28000000
156#define EBC0_CFG_RTC_1024PERCLK 0x30000000
157#define EBC0_CFG_RTC_2048PERCLK 0x38000000
Stefan Roese17f50f222005-08-04 17:09:16 +0200158/* External Master Priority Low */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200159#define EBC0_CFG_EMPL_LOW 0x00000000
Stefan Roese17f50f222005-08-04 17:09:16 +0200160#define EBC0_CFG_EMPL_MEDIUM_LOW 0x02000000
161#define EBC0_CFG_EMPL_MEDIUM_HIGH 0x04000000
Wolfgang Denkf901a832005-08-06 01:42:58 +0200162#define EBC0_CFG_EMPL_HIGH 0x06000000
Stefan Roese17f50f222005-08-04 17:09:16 +0200163/* External Master Priority High */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200164#define EBC0_CFG_EMPH_LOW 0x00000000
Stefan Roese17f50f222005-08-04 17:09:16 +0200165#define EBC0_CFG_EMPH_MEDIUM_LOW 0x00800000
166#define EBC0_CFG_EMPH_MEDIUM_HIGH 0x01000000
Wolfgang Denkf901a832005-08-06 01:42:58 +0200167#define EBC0_CFG_EMPH_HIGH 0x01800000
Stefan Roese17f50f222005-08-04 17:09:16 +0200168/* Chip Select Three-State Control */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200169#define EBC0_CFG_CSTC_DRIVEN 0x00400000
Stefan Roese17f50f222005-08-04 17:09:16 +0200170/* Burst Prefetch */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200171#define EBC0_CFG_BPF_ONEDW 0x00000000
172#define EBC0_CFG_BPF_TWODW 0x00100000
173#define EBC0_CFG_BPF_FOURDW 0x00200000
Stefan Roese17f50f222005-08-04 17:09:16 +0200174/* External Master Size */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200175#define EBC0_CFG_EMS_8BIT 0x00000000
Stefan Roese17f50f222005-08-04 17:09:16 +0200176/* Power Management Enable */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200177#define EBC0_CFG_PME_DISABLED 0x00000000
178#define EBC0_CFG_PME_ENABLED 0x00020000
Stefan Roese17f50f222005-08-04 17:09:16 +0200179/* Power Management Timer */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200180#define EBC0_CFG_PMT_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
Stefan Roese17f50f222005-08-04 17:09:16 +0200181
182/*----------------------------------------------------------------------------+
183| Peripheral Bank Configuration Register - EBC0_BnCR
184+----------------------------------------------------------------------------*/
185/* BAS - Base Address Select */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200186#define EBC0_BNCR_BAS_ENCODE(n) ((((unsigned long)(n))&0xFFF00000)<<0)
Stefan Roese17f50f222005-08-04 17:09:16 +0200187/* BS - Bank Size */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200188#define EBC0_BNCR_BS_MASK 0x000E0000
189#define EBC0_BNCR_BS_1MB 0x00000000
190#define EBC0_BNCR_BS_2MB 0x00020000
191#define EBC0_BNCR_BS_4MB 0x00040000
192#define EBC0_BNCR_BS_8MB 0x00060000
193#define EBC0_BNCR_BS_16MB 0x00080000
194#define EBC0_BNCR_BS_32MB 0x000A0000
195#define EBC0_BNCR_BS_64MB 0x000C0000
196#define EBC0_BNCR_BS_128MB 0x000E0000
Stefan Roese17f50f222005-08-04 17:09:16 +0200197/* BU - Bank Usage */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200198#define EBC0_BNCR_BU_MASK 0x00018000
199#define EBC0_BNCR_BU_RO 0x00008000
200#define EBC0_BNCR_BU_WO 0x00010000
201#define EBC0_BNCR_BU_RW 0x00018000
Stefan Roese17f50f222005-08-04 17:09:16 +0200202/* BW - Bus Width */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200203#define EBC0_BNCR_BW_MASK 0x00006000
204#define EBC0_BNCR_BW_8BIT 0x00000000
205#define EBC0_BNCR_BW_16BIT 0x00002000
206#define EBC0_BNCR_BW_32BIT 0x00004000
Stefan Roese17f50f222005-08-04 17:09:16 +0200207
208/*----------------------------------------------------------------------------+
209| Peripheral Bank Access Parameters - EBC0_BnAP
210+----------------------------------------------------------------------------*/
211/* Burst Mode Enable */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200212#define EBC0_BNAP_BME_ENABLED 0x80000000
213#define EBC0_BNAP_BME_DISABLED 0x00000000
Stefan Roese17f50f222005-08-04 17:09:16 +0200214/* Transfert Wait */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200215#define EBC0_BNAP_TWT_ENCODE(n) ((((unsigned long)(n))&0xFF)<<23) /* Bits 1:8 */
Stefan Roese17f50f222005-08-04 17:09:16 +0200216/* Chip Select On Timing */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200217#define EBC0_BNAP_CSN_ENCODE(n) ((((unsigned long)(n))&0x3)<<18) /* Bits 12:13 */
Stefan Roese17f50f222005-08-04 17:09:16 +0200218/* Output Enable On Timing */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200219#define EBC0_BNAP_OEN_ENCODE(n) ((((unsigned long)(n))&0x3)<<16) /* Bits 14:15 */
Stefan Roese17f50f222005-08-04 17:09:16 +0200220/* Write Back Enable On Timing */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200221#define EBC0_BNAP_WBN_ENCODE(n) ((((unsigned long)(n))&0x3)<<14) /* Bits 16:17 */
Stefan Roese17f50f222005-08-04 17:09:16 +0200222/* Write Back Enable Off Timing */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200223#define EBC0_BNAP_WBF_ENCODE(n) ((((unsigned long)(n))&0x3)<<12) /* Bits 18:19 */
Stefan Roese17f50f222005-08-04 17:09:16 +0200224/* Transfert Hold */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200225#define EBC0_BNAP_TH_ENCODE(n) ((((unsigned long)(n))&0x7)<<9) /* Bits 20:22 */
Stefan Roese17f50f222005-08-04 17:09:16 +0200226/* PerReady Enable */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200227#define EBC0_BNAP_RE_ENABLED 0x00000100
228#define EBC0_BNAP_RE_DISABLED 0x00000000
Stefan Roese17f50f222005-08-04 17:09:16 +0200229/* Sample On Ready */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200230#define EBC0_BNAP_SOR_DELAYED 0x00000000
Stefan Roese17f50f222005-08-04 17:09:16 +0200231#define EBC0_BNAP_SOR_NOT_DELAYED 0x00000080
232/* Byte Enable Mode */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200233#define EBC0_BNAP_BEM_WRITEONLY 0x00000000
234#define EBC0_BNAP_BEM_RW 0x00000040
Stefan Roese17f50f222005-08-04 17:09:16 +0200235/* Parity Enable */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200236#define EBC0_BNAP_PEN_DISABLED 0x00000000
237#define EBC0_BNAP_PEN_ENABLED 0x00000020
Stefan Roese17f50f222005-08-04 17:09:16 +0200238
239/*----------------------------------------------------------------------------+
240| Define Boot devices
241+----------------------------------------------------------------------------*/
242/* */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200243#define BOOT_FROM_SMALL_FLASH 0x00
244#define BOOT_FROM_LARGE_FLASH_OR_SRAM 0x01
245#define BOOT_FROM_NAND_FLASH0 0x02
246#define BOOT_FROM_PCI 0x03
247#define BOOT_DEVICE_UNKNOWN 0x04
Stefan Roese17f50f222005-08-04 17:09:16 +0200248
249
Wolfgang Denkf901a832005-08-06 01:42:58 +0200250#define PVR_POWERPC_440EP_PASS1 0x42221850
251#define PVR_POWERPC_440EP_PASS2 0x422218D3
Stefan Roese17f50f222005-08-04 17:09:16 +0200252
253#define TRUE 1
254#define FALSE 0
255
Wolfgang Denkf901a832005-08-06 01:42:58 +0200256#define GPIO0 0
257#define GPIO1 1
Stefan Roese17f50f222005-08-04 17:09:16 +0200258
Wolfgang Denkf901a832005-08-06 01:42:58 +0200259/*#define MAX_SELECTION_NB CORE_NB */
260#define MAX_CORE_SELECT_NB 22
Stefan Roese17f50f222005-08-04 17:09:16 +0200261
262/*----------------------------------------------------------------------------+
263 | PPC440EP GPIOs addresses.
264 +----------------------------------------------------------------------------*/
Wolfgang Denkf901a832005-08-06 01:42:58 +0200265#define GPIO0_REAL 0xEF600B00
Stefan Roese17f50f222005-08-04 17:09:16 +0200266
Wolfgang Denkf901a832005-08-06 01:42:58 +0200267#define GPIO1_REAL 0xEF600C00
Stefan Roese17f50f222005-08-04 17:09:16 +0200268
269/* Offsets */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200270#define GPIOx_OR 0x00 /* GPIO Output Register */
271#define GPIOx_TCR 0x04 /* GPIO Three-State Control Register */
272#define GPIOx_OSL 0x08 /* GPIO Output Select Register (Bits 0-31) */
273#define GPIOx_OSH 0x0C /* GPIO Ouput Select Register (Bits 32-63) */
274#define GPIOx_TSL 0x10 /* GPIO Three-State Select Register (Bits 0-31) */
275#define GPIOx_TSH 0x14 /* GPIO Three-State Select Register (Bits 32-63) */
276#define GPIOx_ODR 0x18 /* GPIO Open drain Register */
277#define GPIOx_IR 0x1C /* GPIO Input Register */
278#define GPIOx_RR1 0x20 /* GPIO Receive Register 1 */
279#define GPIOx_RR2 0x24 /* GPIO Receive Register 2 */
280#define GPIOx_RR3 0x28 /* GPIO Receive Register 3 */
281#define GPIOx_IS1L 0x30 /* GPIO Input Select Register 1 (Bits 0-31) */
282#define GPIOx_IS1H 0x34 /* GPIO Input Select Register 1 (Bits 32-63) */
283#define GPIOx_IS2L 0x38 /* GPIO Input Select Register 2 (Bits 0-31) */
284#define GPIOx_IS2H 0x3C /* GPIO Input Select Register 2 (Bits 32-63) */
285#define GPIOx_IS3L 0x40 /* GPIO Input Select Register 3 (Bits 0-31) */
286#define GPIOx_IS3H 0x44 /* GPIO Input Select Register 3 (Bits 32-63) */
Stefan Roese17f50f222005-08-04 17:09:16 +0200287
288/* GPIO0 */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200289#define GPIO0_IS1L (GPIO0_BASE+GPIOx_IS1L)
290#define GPIO0_IS1H (GPIO0_BASE+GPIOx_IS1H)
291#define GPIO0_IS2L (GPIO0_BASE+GPIOx_IS2L)
292#define GPIO0_IS2H (GPIO0_BASE+GPIOx_IS2H)
293#define GPIO0_IS3L (GPIO0_BASE+GPIOx_IS3L)
294#define GPIO0_IS3H (GPIO0_BASE+GPIOx_IS3L)
Stefan Roese17f50f222005-08-04 17:09:16 +0200295
296/* GPIO1 */
Wolfgang Denkf901a832005-08-06 01:42:58 +0200297#define GPIO1_IS1L (GPIO1_BASE+GPIOx_IS1L)
298#define GPIO1_IS1H (GPIO1_BASE+GPIOx_IS1H)
299#define GPIO1_IS2L (GPIO1_BASE+GPIOx_IS2L)
300#define GPIO1_IS2H (GPIO1_BASE+GPIOx_IS2H)
301#define GPIO1_IS3L (GPIO1_BASE+GPIOx_IS3L)
302#define GPIO1_IS3H (GPIO1_BASE+GPIOx_IS3L)
Stefan Roese17f50f222005-08-04 17:09:16 +0200303
Wolfgang Denkf901a832005-08-06 01:42:58 +0200304#define GPIO_OS(x) (x+GPIOx_OSL) /* GPIO Output Register High or Low */
305#define GPIO_TS(x) (x+GPIOx_TSL) /* GPIO Three-state Control Reg High or Low */
306#define GPIO_IS1(x) (x+GPIOx_IS1L) /* GPIO Input register1 High or Low */
307#define GPIO_IS2(x) (x+GPIOx_IS2L) /* GPIO Input register2 High or Low */
308#define GPIO_IS3(x) (x+GPIOx_IS3L) /* GPIO Input register3 High or Low */
Stefan Roese17f50f222005-08-04 17:09:16 +0200309
310
311/*----------------------------------------------------------------------------+
Wolfgang Denkf901a832005-08-06 01:42:58 +0200312 | XX XX
Stefan Roese17f50f222005-08-04 17:09:16 +0200313 |
314 | XXXXXX XXX XX XXX XXX
Wolfgang Denkf901a832005-08-06 01:42:58 +0200315 | XX XX X XX XX XX
316 | XX XX X XX XX XX
317 | XX XX XX XX XX
Stefan Roese17f50f222005-08-04 17:09:16 +0200318 | XXXXXX XXX XXX XXXX XXXX
319 +----------------------------------------------------------------------------*/
320/*----------------------------------------------------------------------------+
321 | Defines
322 +----------------------------------------------------------------------------*/
323typedef enum zmii_config { ZMII_CONFIGURATION_UNKNOWN,
Wolfgang Denkf901a832005-08-06 01:42:58 +0200324 ZMII_CONFIGURATION_IS_MII,
325 ZMII_CONFIGURATION_IS_RMII,
326 ZMII_CONFIGURATION_IS_SMII
Stefan Roese17f50f222005-08-04 17:09:16 +0200327} zmii_config_t;
328
329/*----------------------------------------------------------------------------+
330 | Declare Configuration values
331 +----------------------------------------------------------------------------*/
332typedef enum uart_config_nb { L1, L2, L3, L4 } uart_config_nb_t;
333typedef enum core_selection { CORE_NOT_SELECTED, CORE_SELECTED} core_selection_t;
334typedef enum config_list { IIC_CORE,
Wolfgang Denkf901a832005-08-06 01:42:58 +0200335 SCP_CORE,
336 DMA_CHANNEL_AB,
337 UIC_4_9,
338 USB2_HOST,
339 DMA_CHANNEL_CD,
340 USB2_DEVICE,
341 PACKET_REJ_FUNC_AVAIL,
342 USB1_DEVICE,
343 EBC_MASTER,
344 NAND_FLASH,
345 UART_CORE0,
346 UART_CORE1,
347 UART_CORE2,
348 UART_CORE3,
349 MII_SEL,
350 RMII_SEL,
351 SMII_SEL,
352 PACKET_REJ_FUNC_EN,
353 UIC_0_3,
354 USB1_HOST,
355 PCI_PATCH,
356 CORE_NB
Stefan Roese17f50f222005-08-04 17:09:16 +0200357} core_list_t;
358
359typedef enum block3_value { B3_V1, B3_V2, B3_V3, B3_V4, B3_V5,
Wolfgang Denkf901a832005-08-06 01:42:58 +0200360 B3_V6, B3_V7, B3_V8, B3_V9, B3_V10,
361 B3_V11, B3_V12, B3_V13, B3_V14, B3_V15,
362 B3_V16, B3_VALUE_UNKNOWN
Stefan Roese17f50f222005-08-04 17:09:16 +0200363} block3_value_t;
364
365typedef enum config_validity { CONFIG_IS_VALID,
Wolfgang Denkf901a832005-08-06 01:42:58 +0200366 CONFIG_IS_INVALID
Stefan Roese17f50f222005-08-04 17:09:16 +0200367} config_validity_t;