blob: 25c3f22bea1333d8e69179d3a97b685f0242c612 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liewbf9a5212009-06-12 11:29:00 +00002/*
3 * Configuation settings for the Freescale MCF5208EVBe.
4 *
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liewbf9a5212009-06-12 11:29:00 +00007 */
8
9#ifndef _M5208EVBE_H
10#define _M5208EVBE_H
11
12/*
13 * High Level Configuration Options
14 * (easy to change)
15 */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000016#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewbf9a5212009-06-12 11:29:00 +000017
TsiChung Liewbf9a5212009-06-12 11:29:00 +000018#define CONFIG_WATCHDOG_TIMEOUT 5000
19
TsiChung Liewbf9a5212009-06-12 11:29:00 +000020/* I2C */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000021
TsiChung Liewbf9a5212009-06-12 11:29:00 +000022#ifdef CONFIG_MCFFEC
TsiChung Liewbf9a5212009-06-12 11:29:00 +000023# define CONFIG_IPADDR 192.162.1.2
24# define CONFIG_NETMASK 255.255.255.0
25# define CONFIG_SERVERIP 192.162.1.1
26# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewbf9a5212009-06-12 11:29:00 +000027#endif /* CONFIG_MCFFEC */
28
Mario Six5bc05432018-03-28 14:38:20 +020029#define CONFIG_HOSTNAME "M5208EVBe"
TsiChung Liewbf9a5212009-06-12 11:29:00 +000030#define CONFIG_EXTRA_ENV_SETTINGS \
31 "netdev=eth0\0" \
32 "loadaddr=40010000\0" \
33 "u-boot=u-boot.bin\0" \
34 "load=tftp ${loadaddr) ${u-boot}\0" \
35 "upd=run load; run prog\0" \
36 "prog=prot off 0 3ffff;" \
37 "era 0 3ffff;" \
38 "cp.b ${loadaddr} 0 ${filesize};" \
39 "save\0" \
40 ""
41
42#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000043
TsiChung Liewbf9a5212009-06-12 11:29:00 +000044#define CONFIG_SYS_CLK 166666666 /* CPU Core Clock */
45#define CONFIG_SYS_PLL_ODR 0x36
46#define CONFIG_SYS_PLL_FDR 0x7D
47
48#define CONFIG_SYS_MBAR 0xFC000000
49
50/*
51 * Low Level Configuration Settings
52 * (address mappings, register initial values, etc.)
53 * You should know what you are doing if you make changes here.
54 */
55/* Definitions for initial stack pointer and data area (in DPRAM) */
56#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020057#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in internal SRAM */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000058#define CONFIG_SYS_INIT_RAM_CTRL 0x221
TsiChung Liewbf9a5212009-06-12 11:29:00 +000059
60/*
61 * Start addresses for the final memory configuration
62 * (Set up by the startup code)
63 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
64 */
65#define CONFIG_SYS_SDRAM_BASE 0x40000000
TsiChung Liewf628e2f2010-03-10 18:50:22 -060066#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000067#define CONFIG_SYS_SDRAM_CFG1 0x43711630
68#define CONFIG_SYS_SDRAM_CFG2 0x56670000
69#define CONFIG_SYS_SDRAM_CTRL 0xE1002000
70#define CONFIG_SYS_SDRAM_EMOD 0x80010000
71#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
72
TsiChung Liewbf9a5212009-06-12 11:29:00 +000073/*
74 * For booting Linux, the board info and command line data
75 * have to be in the first 8 MB of memory, since this is
76 * the maximum mapped by the Linux kernel during initialization ??
77 */
78#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewbf9a5212009-06-12 11:29:00 +000079
80/* FLASH organization */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000081#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewbf9a5212009-06-12 11:29:00 +000082# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000083#endif
84
85#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
86
87/*
88 * Configuration for environment
89 * Environment is embedded in u-boot in the second sector of the flash
90 */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000091
angelo@sysam.it5296cb12015-03-29 22:54:16 +020092#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060093 . = DEFINED(env_offset) ? env_offset : .; \
94 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020095
TsiChung Liewbf9a5212009-06-12 11:29:00 +000096/* Cache Configuration */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000097
TsiChung Liewdd9f0542010-03-11 22:12:53 -060098#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +020099 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600100#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200101 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600102#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
103#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
104 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
105 CF_ACR_EN | CF_ACR_SM_ALL)
106#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
107 CF_CACR_DISD | CF_CACR_INVI | \
108 CF_CACR_CEIB | CF_CACR_DCM | \
109 CF_CACR_EUSP)
110
TsiChung Liewbf9a5212009-06-12 11:29:00 +0000111/* Chipselect bank definitions */
112/*
113 * CS0 - NOR Flash
114 * CS1 - Available
115 * CS2 - Available
116 * CS3 - Available
117 * CS4 - Available
118 * CS5 - Available
119 */
120#define CONFIG_SYS_CS0_BASE 0
121#define CONFIG_SYS_CS0_MASK 0x007F0001
122#define CONFIG_SYS_CS0_CTRL 0x00001FA0
123
124#endif /* _M5208EVBE_H */