blob: 24f0d0764cec3f113ef520d168a449c91715bcf3 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shengzhou Liu8d67c362014-03-05 15:04:48 +08002/*
3 * Copyright 2009-2013 Freescale Semiconductor, Inc.
Shengzhou Liu8d67c362014-03-05 15:04:48 +08004 */
5
6#include <common.h>
7#include <command.h>
Simon Glass7b51b572019-08-01 09:46:52 -06008#include <env.h>
Simon Glass807765b2019-12-28 10:44:54 -07009#include <fdt_support.h>
Shengzhou Liu8d67c362014-03-05 15:04:48 +080010#include <i2c.h>
Simon Glass4d72caa2020-05-10 11:40:01 -060011#include <image.h>
Simon Glass52559322019-11-14 12:57:46 -070012#include <init.h>
Shengzhou Liu8d67c362014-03-05 15:04:48 +080013#include <netdev.h>
14#include <linux/compiler.h>
15#include <asm/mmu.h>
16#include <asm/processor.h>
17#include <asm/immap_85xx.h>
18#include <asm/fsl_law.h>
19#include <asm/fsl_serdes.h>
Shengzhou Liu8d67c362014-03-05 15:04:48 +080020#include <asm/fsl_liodn.h>
21#include <fm_eth.h>
22#include "t208xrdb.h"
23#include "cpld.h"
Ying Zhange5abb922015-03-10 14:21:36 +080024#include "../common/vid.h"
Shengzhou Liu8d67c362014-03-05 15:04:48 +080025
26DECLARE_GLOBAL_DATA_PTR;
27
28int checkboard(void)
29{
30 struct cpu_type *cpu = gd->arch.cpu;
31 static const char *freq[3] = {"100.00MHZ", "125.00MHz", "156.25MHZ"};
32
33 printf("Board: %sRDB, ", cpu->name);
34 printf("Board rev: 0x%02x CPLD ver: 0x%02x, boot from ",
35 CPLD_READ(hw_ver), CPLD_READ(sw_ver));
36
37#ifdef CONFIG_SDCARD
38 puts("SD/MMC\n");
39#elif CONFIG_SPIFLASH
40 puts("SPI\n");
41#else
42 u8 reg;
43
44 reg = CPLD_READ(flash_csr);
45
46 if (reg & CPLD_BOOT_SEL) {
47 puts("NAND\n");
48 } else {
49 reg = ((reg & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
Shengzhou Liuef531c72014-04-18 16:43:41 +080050 printf("NOR vBank%d\n", reg);
Shengzhou Liu8d67c362014-03-05 15:04:48 +080051 }
52#endif
53
54 puts("SERDES Reference Clocks:\n");
55 printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[2], freq[0]);
56 printf("SD2_CLK1=%s, SD2_CLK2=%s\n", freq[0], freq[0]);
57
58 return 0;
59}
60
61int board_early_init_r(void)
62{
63 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
York Sun9d045682014-06-24 21:16:20 -070064 int flash_esel = find_tlb_idx((void *)flashbase, 1);
Shengzhou Liu8d67c362014-03-05 15:04:48 +080065 /*
66 * Remap Boot flash + PROMJET region to caching-inhibited
67 * so that flash can be erased properly.
68 */
69
70 /* Flush d-cache and invalidate i-cache of any FLASH data */
71 flush_dcache();
72 invalidate_icache();
York Sun9d045682014-06-24 21:16:20 -070073 if (flash_esel == -1) {
74 /* very unlikely unless something is messed up */
75 puts("Error: Could not find TLB for FLASH BASE\n");
76 flash_esel = 2; /* give our best effort to continue */
77 } else {
78 /* invalidate existing TLB entry for flash + promjet */
79 disable_tlb(flash_esel);
80 }
Shengzhou Liu8d67c362014-03-05 15:04:48 +080081
82 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
83 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
84 0, flash_esel, BOOKE_PAGESZ_256M, 1);
85
Ying Zhange5abb922015-03-10 14:21:36 +080086 /*
87 * Adjust core voltage according to voltage ID
88 * This function changes I2C mux to channel 2.
89 */
90 if (adjust_vdd(0))
91 printf("Warning: Adjusting core voltage failed.\n");
Shengzhou Liu8d67c362014-03-05 15:04:48 +080092 return 0;
93}
94
95unsigned long get_board_sys_clk(void)
96{
97 return CONFIG_SYS_CLK_FREQ;
98}
99
100unsigned long get_board_ddr_clk(void)
101{
102 return CONFIG_DDR_CLK_FREQ;
103}
104
105int misc_init_r(void)
106{
Shengzhou Liufd3a78a2015-04-22 10:59:50 +0800107 u8 reg;
108
109 /* Reset CS4315 PHY */
110 reg = CPLD_READ(reset_ctl);
111 reg |= CPLD_RSTCON_EDC_RST;
112 CPLD_WRITE(reset_ctl, reg);
113
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800114 return 0;
115}
116
Simon Glasse895a4b2014-10-23 18:58:47 -0600117int ft_board_setup(void *blob, bd_t *bd)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800118{
119 phys_addr_t base;
120 phys_size_t size;
121
122 ft_cpu_setup(blob, bd);
123
Simon Glass723806c2017-08-03 12:22:15 -0600124 base = env_get_bootm_low();
125 size = env_get_bootm_size();
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800126
127 fdt_fixup_memory(blob, (u64)base, (u64)size);
128
129#ifdef CONFIG_PCI
130 pci_of_setup(blob, bd);
131#endif
132
133 fdt_fixup_liodn(blob);
Sriram Dasha5c289b2016-09-16 17:12:15 +0530134 fsl_fdt_fixup_dr_usb(blob, bd);
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800135
136#ifdef CONFIG_SYS_DPAA_FMAN
137 fdt_fixup_fman_ethernet(blob);
138 fdt_fixup_board_enet(blob);
139#endif
Simon Glasse895a4b2014-10-23 18:58:47 -0600140
141 return 0;
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800142}