blob: 06ef0d9520859473b9910c5ca2f4237ea4c9c7b7 [file] [log] [blame]
Jon Loeliger5c9efb32006-04-27 10:15:16 -05001/*
Kumar Gala1b77ca82011-01-04 17:45:13 -06002 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger5c9efb32006-04-27 10:15:16 -05003 *
Jon Loeligerdebb7352006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Jon Loeligerdebb7352006-04-26 17:58:56 -05007 */
8
9/*
Jon Loeliger5c9efb32006-04-27 10:15:16 -050010 * MPC8641HPCN board configuration file
Jon Loeligerdebb7352006-04-26 17:58:56 -050011 *
12 * Make sure you change the MAC address and other network params first,
Joe Hershberger92ac5202015-05-04 14:55:14 -050013 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeligerdebb7352006-04-26 17:58:56 -050014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
Kumar Gala7649a592009-03-31 23:02:38 -050020#define CONFIG_MP 1 /* support multiple processors */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020021#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruced591a802009-02-03 18:10:54 -060022#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeligerdebb7352006-04-26 17:58:56 -050023
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024/*
25 * default CCSRBAR is at 0xff700000
26 * assume U-Boot is less than 0.5MB
27 */
28#define CONFIG_SYS_TEXT_BASE 0xeff00000
29
Jon Loeligerdebb7352006-04-26 17:58:56 -050030#ifdef RUN_DIAG
Becky Bruce6bf98b12008-11-05 14:55:33 -060031#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeligerdebb7352006-04-26 17:58:56 -050032#endif
Jon Loeliger5c9efb32006-04-27 10:15:16 -050033
Becky Bruceaf5d1002008-10-31 17:14:14 -050034/*
Becky Bruce1266df82008-11-03 15:44:01 -060035 * virtual address to be used for temporary mappings. There
36 * should be 128k free at this VA.
37 */
38#define CONFIG_SYS_SCRATCH_VA 0xe0000000
39
Kumar Gala1b77ca82011-01-04 17:45:13 -060040#define CONFIG_SYS_SRIO
41#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruceaf5d1002008-10-31 17:14:14 -050042
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040043#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
44#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout63cec582007-08-02 14:09:49 -050045#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala8ba93f62008-10-21 18:06:15 -050046#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruce4933b912008-01-23 16:31:01 -060047#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
Jon Loeliger5c9efb32006-04-27 10:15:16 -050048
Wolfgang Denk53677ef2008-05-20 16:00:29 +020049#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeligerdebb7352006-04-26 17:58:56 -050050#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c9efb32006-04-27 10:15:16 -050051
Peter Tyser4bbfd3e2010-10-07 22:32:48 -050052#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce31d82672008-05-08 19:02:12 -050053#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruced591a802009-02-03 18:10:54 -060054#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeligerdebb7352006-04-26 17:58:56 -050055
Wolfgang Denk53677ef2008-05-20 16:00:29 +020056#define CONFIG_ALTIVEC 1
Jon Loeligerdebb7352006-04-26 17:58:56 -050057
Jon Loeliger5c9efb32006-04-27 10:15:16 -050058/*
Jon Loeligerdebb7352006-04-26 17:58:56 -050059 * L2CR setup -- make sure this is right for your board!
60 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_L2
Jon Loeligerdebb7352006-04-26 17:58:56 -050062#define L2_INIT 0
63#define L2_ENABLE (L2CR_L2E)
64
65#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout63cec582007-08-02 14:09:49 -050066#ifndef __ASSEMBLY__
67extern unsigned long get_board_sys_clk(unsigned long dummy);
68#endif
Wolfgang Denk53677ef2008-05-20 16:00:29 +020069#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeligerdebb7352006-04-26 17:58:56 -050070#endif
71
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
73#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeligerdebb7352006-04-26 17:58:56 -050074
Jon Loeligerdebb7352006-04-26 17:58:56 -050075/*
Becky Bruce3111d322008-11-06 17:37:35 -060076 * With the exception of PCI Memory and Rapid IO, most devices will simply
77 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
78 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
79 */
80#ifdef CONFIG_PHYS_64BIT
Becky Bruce1605cc92011-10-03 19:10:51 -050081#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce3111d322008-11-06 17:37:35 -060082#else
Becky Bruce1605cc92011-10-03 19:10:51 -050083#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce3111d322008-11-06 17:37:35 -060084#endif
85
86/*
Jon Loeligerdebb7352006-04-26 17:58:56 -050087 * Base addresses -- Note these are effective addresses where the
88 * actual resources get mapped (not physical addresses)
89 */
Becky Brucec759a012008-11-06 17:36:04 -060090#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeligerdebb7352006-04-26 17:58:56 -050092
Becky Bruce3111d322008-11-06 17:37:35 -060093/* Physical addresses */
94#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Bruce1605cc92011-10-03 19:10:51 -050095#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
96#define CONFIG_SYS_CCSRBAR_PHYS \
97 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
98 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce3111d322008-11-06 17:37:35 -060099
york076bff82010-07-02 22:25:52 +0000100#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
101
Jon Loeligerdebb7352006-04-26 17:58:56 -0500102/*
103 * DDR Setup
104 */
York Sun5614e712013-09-30 09:22:09 -0700105#define CONFIG_SYS_FSL_DDR2
Kumar Gala6a8e5692008-08-26 15:01:35 -0500106#undef CONFIG_FSL_DDR_INTERACTIVE
107#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
108#define CONFIG_DDR_SPD
109
110#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
111#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
112
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
114#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruce1266df82008-11-03 15:44:01 -0600115#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiongfcb28e72006-07-13 10:35:10 -0500116#define CONFIG_VERY_BIG_RAM
Jon Loeligerdebb7352006-04-26 17:58:56 -0500117
Kumar Gala6a8e5692008-08-26 15:01:35 -0500118#define CONFIG_NUM_DDR_CONTROLLERS 2
119#define CONFIG_DIMM_SLOTS_PER_CTLR 2
120#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500121
Kumar Gala6a8e5692008-08-26 15:01:35 -0500122/*
123 * I2C addresses of SPD EEPROMs
124 */
125#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
126#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
127#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
128#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500129
Kumar Gala6a8e5692008-08-26 15:01:35 -0500130/*
131 * These are used when DDR doesn't use SPD.
132 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
134#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
135#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
136#define CONFIG_SYS_DDR_TIMING_3 0x00000000
137#define CONFIG_SYS_DDR_TIMING_0 0x00260802
138#define CONFIG_SYS_DDR_TIMING_1 0x39357322
139#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
140#define CONFIG_SYS_DDR_MODE_1 0x00480432
141#define CONFIG_SYS_DDR_MODE_2 0x00000000
142#define CONFIG_SYS_DDR_INTERVAL 0x06090100
143#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
144#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
145#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
146#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
147#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
148#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500149
Jon Loeligerad8f8682008-01-15 13:42:41 -0600150#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200152#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
154#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500155
Becky Brucec759a012008-11-06 17:36:04 -0600156#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Bruce1605cc92011-10-03 19:10:51 -0500157#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
158#define CONFIG_SYS_FLASH_BASE_PHYS \
159 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
160 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce3111d322008-11-06 17:37:35 -0600161
Becky Bruceb81b7732009-02-02 16:34:52 -0600162#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeligerdebb7352006-04-26 17:58:56 -0500163
Becky Bruce3111d322008-11-06 17:37:35 -0600164#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
165 | 0x00001001) /* port size 16bit */
166#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeligerdebb7352006-04-26 17:58:56 -0500167
Becky Bruce3111d322008-11-06 17:37:35 -0600168#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
169 | 0x00001001) /* port size 16bit */
170#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500171
Becky Bruce3111d322008-11-06 17:37:35 -0600172#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
173 | 0x00000801) /* port size 8bit */
174#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeligerdebb7352006-04-26 17:58:56 -0500175
Becky Brucec759a012008-11-06 17:36:04 -0600176/*
177 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
178 * The PIXIS and CF by themselves aren't large enough to take up the 128k
179 * required for the smallest BAT mapping, so there's a 64k hole.
180 */
181#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Bruce1605cc92011-10-03 19:10:51 -0500182#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeligerdebb7352006-04-26 17:58:56 -0500183
Kim Phillips7608d752007-08-21 17:00:17 -0500184#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Brucec759a012008-11-06 17:36:04 -0600185#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Bruce1605cc92011-10-03 19:10:51 -0500186#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
187#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
188 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Brucec759a012008-11-06 17:36:04 -0600189#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500190#define PIXIS_ID 0x0 /* Board ID at offset 0 */
191#define PIXIS_VER 0x1 /* Board version at offset 1 */
192#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
193#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
194#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
195#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
196#define PIXIS_VCTL 0x10 /* VELA Control Register */
197#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
198#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
199#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala9af9c6b2009-07-15 13:45:00 -0500200#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
201#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500202#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
203#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
204#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
205#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeligerdebb7352006-04-26 17:58:56 -0500207
Becky Bruceb5431562008-10-31 17:13:49 -0500208/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Brucec759a012008-11-06 17:36:04 -0600209#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce3111d322008-11-06 17:37:35 -0600210#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruceb5431562008-10-31 17:13:49 -0500211
Becky Bruce170deac2008-11-05 14:55:32 -0600212#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#undef CONFIG_SYS_FLASH_CHECKSUM
216#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
217#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200218#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Brucebf9a8c32008-11-05 14:55:35 -0600219#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500220
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200221#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_FLASH_CFI
223#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerdebb7352006-04-26 17:58:56 -0500224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
226#define CONFIG_SYS_RAMBOOT
Jon Loeligerdebb7352006-04-26 17:58:56 -0500227#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#undef CONFIG_SYS_RAMBOOT
Jon Loeligerdebb7352006-04-26 17:58:56 -0500229#endif
230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188fa7db9c2006-06-27 18:11:54 +0800232#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeligerdebb7352006-04-26 17:58:56 -0500234#endif
235
236#undef CONFIG_CLOCKS_IN_MHZ
237
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_INIT_RAM_LOCK 1
239#ifndef CONFIG_SYS_INIT_RAM_LOCK
240#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500241#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500243#endif
Wolfgang Denk553f0982010-10-26 13:32:32 +0200244#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500245
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200246#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeligerdebb7352006-04-26 17:58:56 -0500248
Scott Wood221fbd22015-04-15 16:13:48 -0500249#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500251
252/* Serial Port */
253#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_NS16550_SERIAL
255#define CONFIG_SYS_NS16550_REG_SIZE 1
256#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500257
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerdebb7352006-04-26 17:58:56 -0500259 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
262#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500263
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500264/*
Jon Loeliger586d1d52006-05-19 13:22:44 -0500265 * I2C
266 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200267#define CONFIG_SYS_I2C
268#define CONFIG_SYS_I2C_FSL
269#define CONFIG_SYS_FSL_I2C_SPEED 400000
270#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
271#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
272#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeligerdebb7352006-04-26 17:58:56 -0500273
Jon Loeliger586d1d52006-05-19 13:22:44 -0500274/*
275 * RapidIO MMU
276 */
Kumar Gala1b77ca82011-01-04 17:45:13 -0600277#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce3111d322008-11-06 17:37:35 -0600278#ifdef CONFIG_PHYS_64BIT
Becky Bruce1605cc92011-10-03 19:10:51 -0500279#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
280#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce3111d322008-11-06 17:37:35 -0600281#else
Becky Bruce1605cc92011-10-03 19:10:51 -0500282#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
283#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce3111d322008-11-06 17:37:35 -0600284#endif
Becky Bruce1605cc92011-10-03 19:10:51 -0500285#define CONFIG_SYS_SRIO1_MEM_PHYS \
286 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
287 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala1b77ca82011-01-04 17:45:13 -0600288#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500289
290/*
291 * General PCI
292 * Addresses are mapped 1-1.
293 */
Becky Bruce49f46f32009-02-03 18:10:53 -0600294
Kumar Gala64e55d52010-12-17 10:47:36 -0600295#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Gala46f3e382010-07-09 00:02:34 -0500296#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce3111d322008-11-06 17:37:35 -0600297#ifdef CONFIG_PHYS_64BIT
Kumar Gala46f3e382010-07-09 00:02:34 -0500298#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Bruce1605cc92011-10-03 19:10:51 -0500299#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
300#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce3111d322008-11-06 17:37:35 -0600301#else
Kumar Gala46f3e382010-07-09 00:02:34 -0500302#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Bruce1605cc92011-10-03 19:10:51 -0500303#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
304#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce3111d322008-11-06 17:37:35 -0600305#endif
Becky Bruce1605cc92011-10-03 19:10:51 -0500306#define CONFIG_SYS_PCIE1_MEM_PHYS \
307 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
308 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Gala46f3e382010-07-09 00:02:34 -0500309#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
310#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
311#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Bruce1605cc92011-10-03 19:10:51 -0500312#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
313#define CONFIG_SYS_PCIE1_IO_PHYS \
314 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
315 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Gala46f3e382010-07-09 00:02:34 -0500316#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500317
Becky Bruce4c78d4a2009-02-03 18:10:56 -0600318#ifdef CONFIG_PHYS_64BIT
319/*
Kumar Gala46f3e382010-07-09 00:02:34 -0500320 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce4c78d4a2009-02-03 18:10:56 -0600321 * This will increase the amount of PCI address space available for
322 * for mapping RAM.
323 */
Kumar Gala46f3e382010-07-09 00:02:34 -0500324#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce4c78d4a2009-02-03 18:10:56 -0600325#else
Kumar Gala46f3e382010-07-09 00:02:34 -0500326#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
327 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce4c78d4a2009-02-03 18:10:56 -0600328#endif
Kumar Gala46f3e382010-07-09 00:02:34 -0500329#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
330 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce1605cc92011-10-03 19:10:51 -0500331#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
332 + CONFIG_SYS_PCIE1_MEM_SIZE)
333#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Gala46f3e382010-07-09 00:02:34 -0500334#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
335 + CONFIG_SYS_PCIE1_MEM_SIZE)
336#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
337#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
338#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
339 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Bruce1605cc92011-10-03 19:10:51 -0500340#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
341 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Gala46f3e382010-07-09 00:02:34 -0500342#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
343 + CONFIG_SYS_PCIE1_IO_SIZE)
344#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeligerdebb7352006-04-26 17:58:56 -0500345
Jon Loeligerdebb7352006-04-26 17:58:56 -0500346#if defined(CONFIG_PCI)
347
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200348#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500349
Jon Loeligerdebb7352006-04-26 17:58:56 -0500350#undef CONFIG_EEPRO100
351#undef CONFIG_TULIP
352
Zhang Weia81d1c02007-06-06 10:08:14 +0200353/************************************************************
354 * USB support
355 ************************************************************/
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200356#define CONFIG_PCI_OHCI 1
Zhang Weia81d1c02007-06-06 10:08:14 +0200357#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200358#define CONFIG_SYS_USB_EVENT_POLL 1
359#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
360#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
361#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Weia81d1c02007-06-06 10:08:14 +0200362
Jason Jin0f460a12007-07-13 12:14:58 +0800363/*PCIE video card used*/
Kumar Gala46f3e382010-07-09 00:02:34 -0500364#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jin0f460a12007-07-13 12:14:58 +0800365
366/*PCI video card used*/
Kumar Gala46f3e382010-07-09 00:02:34 -0500367/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jin0f460a12007-07-13 12:14:58 +0800368
369/* video */
Jason Jin0f460a12007-07-13 12:14:58 +0800370
371#if defined(CONFIG_VIDEO)
372#define CONFIG_BIOSEMU
Jason Jin0f460a12007-07-13 12:14:58 +0800373#define CONFIG_ATI_RADEON_FB
374#define CONFIG_VIDEO_LOGO
Kumar Gala46f3e382010-07-09 00:02:34 -0500375#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jin0f460a12007-07-13 12:14:58 +0800376#endif
377
Jon Loeligerdebb7352006-04-26 17:58:56 -0500378#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500379
Jin Zhengxiongdabf9ef2006-08-23 19:15:12 +0800380#define CONFIG_DOS_PARTITION
381#define CONFIG_SCSI_AHCI
382
383#ifdef CONFIG_SCSI_AHCI
Rob Herring344ca0b2013-08-24 10:10:54 -0500384#define CONFIG_LIBATA
Jin Zhengxiongdabf9ef2006-08-23 19:15:12 +0800385#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
387#define CONFIG_SYS_SCSI_MAX_LUN 1
388#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
389#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiongdabf9ef2006-08-23 19:15:12 +0800390#endif
391
Jon Loeligerdebb7352006-04-26 17:58:56 -0500392#endif /* CONFIG_PCI */
393
Jon Loeligerdebb7352006-04-26 17:58:56 -0500394#if defined(CONFIG_TSEC_ENET)
395
Jon Loeligerdebb7352006-04-26 17:58:56 -0500396#define CONFIG_MII 1 /* MII PHY management */
397
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200398#define CONFIG_TSEC1 1
399#define CONFIG_TSEC1_NAME "eTSEC1"
400#define CONFIG_TSEC2 1
401#define CONFIG_TSEC2_NAME "eTSEC2"
402#define CONFIG_TSEC3 1
403#define CONFIG_TSEC3_NAME "eTSEC3"
404#define CONFIG_TSEC4 1
405#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500406
Jon Loeligerdebb7352006-04-26 17:58:56 -0500407#define TSEC1_PHY_ADDR 0
408#define TSEC2_PHY_ADDR 1
409#define TSEC3_PHY_ADDR 2
410#define TSEC4_PHY_ADDR 3
411#define TSEC1_PHYIDX 0
412#define TSEC2_PHYIDX 0
413#define TSEC3_PHYIDX 0
414#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500415#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
416#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
417#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
418#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500419
420#define CONFIG_ETHPRIME "eTSEC1"
421
422#endif /* CONFIG_TSEC_ENET */
423
Becky Bruce3111d322008-11-06 17:37:35 -0600424#ifdef CONFIG_PHYS_64BIT
Becky Bruce3111d322008-11-06 17:37:35 -0600425#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
426#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
427
Becky Bruce1605cc92011-10-03 19:10:51 -0500428/* Put physical address into the BAT format */
429#define BAT_PHYS_ADDR(low, high) \
430 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
431/* Convert high/low pairs to actual 64-bit value */
432#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
433#else
434/* 32-bit systems just ignore the "high" bits */
435#define BAT_PHYS_ADDR(low, high) (low)
436#define PAIRED_PHYS_TO_PHYS(low, high) (low)
437#endif
438
Jon Loeliger586d1d52006-05-19 13:22:44 -0500439/*
Becky Brucec759a012008-11-06 17:36:04 -0600440 * BAT0 DDR
Jon Loeligerdebb7352006-04-26 17:58:56 -0500441 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi9ff32d82010-03-29 12:51:07 -0500443#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500444
Jon Loeliger586d1d52006-05-19 13:22:44 -0500445/*
Becky Brucec759a012008-11-06 17:36:04 -0600446 * BAT1 LBC (PIXIS/CF)
Becky Bruceaf5d1002008-10-31 17:14:14 -0500447 */
Becky Bruce1605cc92011-10-03 19:10:51 -0500448#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
449 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600450 | BATL_PP_RW | BATL_CACHEINHIBIT | \
451 BATL_GUARDEDSTORAGE)
Becky Brucec759a012008-11-06 17:36:04 -0600452#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
453 | BATU_VS | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500454#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
455 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600456 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Brucec759a012008-11-06 17:36:04 -0600457#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruceaf5d1002008-10-31 17:14:14 -0500458
459/* if CONFIG_PCI:
Kumar Gala46f3e382010-07-09 00:02:34 -0500460 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruceaf5d1002008-10-31 17:14:14 -0500461 * if CONFIG_RIO
Becky Brucec759a012008-11-06 17:36:04 -0600462 * BAT2 Rapidio Memory
Jon Loeligerdebb7352006-04-26 17:58:56 -0500463 */
Becky Bruceaf5d1002008-10-31 17:14:14 -0500464#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000465#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Bruce1605cc92011-10-03 19:10:51 -0500466#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
467 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600468 | BATL_PP_RW | BATL_CACHEINHIBIT \
469 | BATL_GUARDEDSTORAGE)
Kumar Gala46f3e382010-07-09 00:02:34 -0500470#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruceaf5d1002008-10-31 17:14:14 -0500471 | BATU_VS | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500472#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
473 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600474 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruceaf5d1002008-10-31 17:14:14 -0500475#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
476#else /* CONFIG_RIO */
Becky Bruce1605cc92011-10-03 19:10:51 -0500477#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
478 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600479 | BATL_PP_RW | BATL_CACHEINHIBIT | \
480 BATL_GUARDEDSTORAGE)
Kumar Gala1b77ca82011-01-04 17:45:13 -0600481#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce3111d322008-11-06 17:37:35 -0600482 | BATU_VS | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500483#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
484 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600485 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200486#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruceaf5d1002008-10-31 17:14:14 -0500487#endif
Jon Loeligerdebb7352006-04-26 17:58:56 -0500488
Jon Loeliger586d1d52006-05-19 13:22:44 -0500489/*
Becky Brucec759a012008-11-06 17:36:04 -0600490 * BAT3 CCSR Space
Jon Loeligerdebb7352006-04-26 17:58:56 -0500491 */
Becky Bruce1605cc92011-10-03 19:10:51 -0500492#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
493 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600494 | BATL_PP_RW | BATL_CACHEINHIBIT \
495 | BATL_GUARDEDSTORAGE)
Becky Brucec759a012008-11-06 17:36:04 -0600496#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
497 | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500498#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
499 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600500 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200501#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeligerdebb7352006-04-26 17:58:56 -0500502
Becky Bruce3111d322008-11-06 17:37:35 -0600503#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
504#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
505 | BATL_PP_RW | BATL_CACHEINHIBIT \
506 | BATL_GUARDEDSTORAGE)
507#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
508 | BATU_BL_1M | BATU_VS | BATU_VP)
509#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
510 | BATL_PP_RW | BATL_CACHEINHIBIT)
511#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
512#endif
513
Jon Loeliger586d1d52006-05-19 13:22:44 -0500514/*
Kumar Gala46f3e382010-07-09 00:02:34 -0500515 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeligerdebb7352006-04-26 17:58:56 -0500516 */
Becky Bruce1605cc92011-10-03 19:10:51 -0500517#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
518 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600519 | BATL_PP_RW | BATL_CACHEINHIBIT \
520 | BATL_GUARDEDSTORAGE)
Kumar Gala46f3e382010-07-09 00:02:34 -0500521#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Brucec759a012008-11-06 17:36:04 -0600522 | BATU_VS | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500523#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
524 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600525 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200526#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeligerdebb7352006-04-26 17:58:56 -0500527
Jon Loeliger586d1d52006-05-19 13:22:44 -0500528/*
Becky Brucec759a012008-11-06 17:36:04 -0600529 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500530 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200531#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
532#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
533#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
534#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeligerdebb7352006-04-26 17:58:56 -0500535
Jon Loeliger586d1d52006-05-19 13:22:44 -0500536/*
Becky Brucec759a012008-11-06 17:36:04 -0600537 * BAT6 FLASH
Jon Loeligerdebb7352006-04-26 17:58:56 -0500538 */
Becky Bruce1605cc92011-10-03 19:10:51 -0500539#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
540 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600541 | BATL_PP_RW | BATL_CACHEINHIBIT \
542 | BATL_GUARDEDSTORAGE)
Becky Bruce170deac2008-11-05 14:55:32 -0600543#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
544 | BATU_VP)
Becky Bruce1605cc92011-10-03 19:10:51 -0500545#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
546 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce3111d322008-11-06 17:37:35 -0600547 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200548#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeligerdebb7352006-04-26 17:58:56 -0500549
Becky Brucebf9a8c32008-11-05 14:55:35 -0600550/* Map the last 1M of flash where we're running from reset */
551#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
552 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200553#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Brucebf9a8c32008-11-05 14:55:35 -0600554#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
555 | BATL_MEMCOHERENCE)
556#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
557
Becky Brucec759a012008-11-06 17:36:04 -0600558/*
559 * BAT7 FREE - used later for tmp mappings
560 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200561#define CONFIG_SYS_DBAT7L 0x00000000
562#define CONFIG_SYS_DBAT7U 0x00000000
563#define CONFIG_SYS_IBAT7L 0x00000000
564#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500565
Jon Loeligerdebb7352006-04-26 17:58:56 -0500566/*
567 * Environment
568 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200569#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200570 #define CONFIG_ENV_IS_IN_FLASH 1
Scott Wood221fbd22015-04-15 16:13:48 -0500571 #define CONFIG_ENV_ADDR \
572 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200573 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500574#else
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200575 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200576 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500577#endif
Becky Bruce0f2d6602008-11-05 14:55:31 -0600578#define CONFIG_ENV_SIZE 0x2000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500579
580#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200581#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500582
Jon Loeliger2f9c19e2007-06-11 19:03:44 -0500583/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500584 * BOOTP options
585 */
586#define CONFIG_BOOTP_BOOTFILESIZE
587#define CONFIG_BOOTP_BOOTPATH
588#define CONFIG_BOOTP_GATEWAY
589#define CONFIG_BOOTP_HOSTNAME
590
Jon Loeliger659e2f62007-07-10 09:10:49 -0500591/*
Jon Loeliger2f9c19e2007-06-11 19:03:44 -0500592 * Command line configuration.
593 */
Becky Bruce4f93f8b2008-01-23 16:31:06 -0600594#define CONFIG_CMD_REGINFO
Jon Loeliger2f9c19e2007-06-11 19:03:44 -0500595
Jon Loeliger2f9c19e2007-06-11 19:03:44 -0500596#if defined(CONFIG_PCI)
597 #define CONFIG_CMD_PCI
Simon Glassc649e3c2016-05-01 11:36:02 -0600598 #define CONFIG_SCSI
Jon Loeliger2f9c19e2007-06-11 19:03:44 -0500599#endif
600
Jon Loeligerdebb7352006-04-26 17:58:56 -0500601#undef CONFIG_WATCHDOG /* watchdog disabled */
602
603/*
604 * Miscellaneous configurable options
605 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200606#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200607#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200608#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500609
Jon Loeliger2f9c19e2007-06-11 19:03:44 -0500610#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200611 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500612#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200613 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500614#endif
615
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200616#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
617#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
618#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500619
620/*
621 * For booting Linux, the board info and command line data
622 * have to be in the first 8 MB of memory, since this is
623 * the maximum mapped by the Linux kernel during initialization.
624 */
Scott Woode1efe432016-07-19 17:51:55 -0500625#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
626#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500627
Jon Loeliger2f9c19e2007-06-11 19:03:44 -0500628#if defined(CONFIG_CMD_KGDB)
629 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500630#endif
631
Jon Loeligerdebb7352006-04-26 17:58:56 -0500632/*
633 * Environment Configuration
634 */
635
Andy Fleming10327dc2007-08-16 16:35:02 -0500636#define CONFIG_HAS_ETH0 1
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500637#define CONFIG_HAS_ETH1 1
638#define CONFIG_HAS_ETH2 1
639#define CONFIG_HAS_ETH3 1
Jon Loeligerdebb7352006-04-26 17:58:56 -0500640
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500641#define CONFIG_IPADDR 192.168.1.100
Jon Loeligerdebb7352006-04-26 17:58:56 -0500642
643#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000644#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000645#define CONFIG_BOOTFILE "uImage"
Ed Swarthout32922cd2007-06-05 12:30:52 -0500646#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500647
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500648#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger18b6c8c2006-05-09 08:23:49 -0500649#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500650#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerdebb7352006-04-26 17:58:56 -0500651
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500652/* default location for tftp and bootm */
Scott Woode1efe432016-07-19 17:51:55 -0500653#define CONFIG_LOADADDR 0x10000000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500654
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200655#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500656
657#define CONFIG_BAUDRATE 115200
658
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200659#define CONFIG_EXTRA_ENV_SETTINGS \
660 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200661 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200662 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200663 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
664 " +$filesize; " \
665 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
666 " +$filesize; " \
667 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
668 " $filesize; " \
669 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
670 " +$filesize; " \
671 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
672 " $filesize\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200673 "consoledev=ttyS0\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500674 "ramdiskaddr=0x18000000\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200675 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Woode1efe432016-07-19 17:51:55 -0500676 "fdtaddr=0x17c00000\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200677 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce3111d322008-11-06 17:37:35 -0600678 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
679 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200680 "maxcpus=2"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500681
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200682#define CONFIG_NFSBOOTCOMMAND \
683 "setenv bootargs root=/dev/nfs rw " \
684 "nfsroot=$serverip:$rootpath " \
685 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
686 "console=$consoledev,$baudrate $othbootargs;" \
687 "tftp $loadaddr $bootfile;" \
688 "tftp $fdtaddr $fdtfile;" \
689 "bootm $loadaddr - $fdtaddr"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500690
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200691#define CONFIG_RAMBOOTCOMMAND \
692 "setenv bootargs root=/dev/ram rw " \
693 "console=$consoledev,$baudrate $othbootargs;" \
694 "tftp $ramdiskaddr $ramdiskfile;" \
695 "tftp $loadaddr $bootfile;" \
696 "tftp $fdtaddr $fdtfile;" \
697 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeligerdebb7352006-04-26 17:58:56 -0500698
699#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
700
701#endif /* __CONFIG_H */