blob: 60412c7f87eb3e2109e79ed474cb18f4f7fa99c6 [file] [log] [blame]
Allen Martinc037c932012-08-31 08:30:09 +00001/*
2 * (C) Copyright 2010-2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Allen Martinc037c932012-08-31 08:30:09 +00006 */
7#include <asm/types.h>
8
9/* Stabilization delays, in usec */
10#define PLL_STABILIZATION_DELAY (300)
11#define IO_STABILIZATION_DELAY (1000)
12
Tom Warren4040ec12013-01-28 13:32:08 +000013#if defined(CONFIG_TEGRA20)
Allen Martinc037c932012-08-31 08:30:09 +000014#define NVBL_PLLP_KHZ (216000)
Tom Warren4040ec12013-01-28 13:32:08 +000015#elif defined(CONFIG_TEGRA30) || defined(CONFIG_TEGRA114)
16#define NVBL_PLLP_KHZ (408000)
17#else
18#error "Unknown Tegra chip!"
Tom Warren1b245fe2012-12-11 13:34:13 +000019#endif
Allen Martinc037c932012-08-31 08:30:09 +000020
21#define PLLX_ENABLED (1 << 30)
22#define CCLK_BURST_POLICY 0x20008888
23#define SUPER_CCLK_DIVIDER 0x80000000
24
25/* Calculate clock fractional divider value from ref and target frequencies */
26#define CLK_DIVIDER(REF, FREQ) ((((REF) * 2) / FREQ) - 2)
27
28/* Calculate clock frequency value from reference and clock divider value */
29#define CLK_FREQUENCY(REF, REG) (((REF) * 2) / (REG + 2))
30
31/* AVP/CPU ID */
32#define PG_UP_TAG_0_PID_CPU 0x55555555 /* CPU aka "a9" aka "mpcore" */
33#define PG_UP_TAG_0 0x0
34
35#define CORESIGHT_UNLOCK 0xC5ACCE55;
36
Allen Martinc037c932012-08-31 08:30:09 +000037#define EXCEP_VECTOR_CPU_RESET_VECTOR (NV_PA_EVP_BASE + 0x100)
38#define CSITE_CPU_DBG0_LAR (NV_PA_CSITE_BASE + 0x10FB0)
39#define CSITE_CPU_DBG1_LAR (NV_PA_CSITE_BASE + 0x12FB0)
Tom Warren1b245fe2012-12-11 13:34:13 +000040#define CSITE_CPU_DBG2_LAR (NV_PA_CSITE_BASE + 0x14FB0)
41#define CSITE_CPU_DBG3_LAR (NV_PA_CSITE_BASE + 0x16FB0)
Allen Martinc037c932012-08-31 08:30:09 +000042
43#define FLOW_CTLR_HALT_COP_EVENTS (NV_PA_FLOW_BASE + 4)
44#define FLOW_MODE_STOP 2
45#define HALT_COP_EVENT_JTAG (1 << 28)
46#define HALT_COP_EVENT_IRQ_1 (1 << 11)
47#define HALT_COP_EVENT_FIQ_1 (1 << 9)
48
Tom Warren1b245fe2012-12-11 13:34:13 +000049#define FLOW_MODE_NONE 0
50
51#define SIMPLE_PLLX (CLOCK_ID_XCPU - CLOCK_ID_FIRST_SIMPLE)
52
53struct clk_pll_table {
54 u16 n;
55 u16 m;
56 u8 p;
57 u8 cpcon;
58};
59
60void clock_enable_coresight(int enable);
61void enable_cpu_clock(int enable);
Allen Martinc037c932012-08-31 08:30:09 +000062void halt_avp(void) __attribute__ ((noreturn));
Tom Warren1b245fe2012-12-11 13:34:13 +000063void init_pllx(void);
64void powerup_cpu(void);
65void reset_A9_cpu(int reset);
66void start_cpu(u32 reset_vector);
Tom Warren49493cb2013-04-10 10:32:32 -070067int tegra_get_chip(void);
68int tegra_get_sku_info(void);
69int tegra_get_chip_sku(void);
Tom Warren1b245fe2012-12-11 13:34:13 +000070void adjust_pllp_out_freqs(void);