blob: 64426fa2a8483459bddee915c0b6caa08d687e7c [file] [log] [blame]
wdenk8ed96042005-01-09 23:16:25 +00001/*
2 * armboot - Startup Code for OMP2420/ARM1136 CPU-core
3 *
wdenk082acfd2005-01-10 00:01:04 +00004 * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
wdenk8ed96042005-01-09 23:16:25 +00005 *
6 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
7 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundel792a09e2009-05-13 10:54:10 +02008 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
wdenk8ed96042005-01-09 23:16:25 +00009 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
10 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk082acfd2005-01-10 00:01:04 +000022 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk8ed96042005-01-09 23:16:25 +000023 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020031#include <asm-offsets.h>
wdenk8ed96042005-01-09 23:16:25 +000032#include <config.h>
33#include <version.h>
wdenk8ed96042005-01-09 23:16:25 +000034.globl _start
wdenk082acfd2005-01-10 00:01:04 +000035_start: b reset
Magnus Liljadf812382009-06-13 20:50:00 +020036#ifdef CONFIG_PRELOADER
Kyungmin Park751b9b52008-01-17 16:43:25 +090037 ldr pc, _hang
38 ldr pc, _hang
39 ldr pc, _hang
40 ldr pc, _hang
41 ldr pc, _hang
42 ldr pc, _hang
43 ldr pc, _hang
44
45_hang:
46 .word do_hang
47 .word 0x12345678
48 .word 0x12345678
49 .word 0x12345678
50 .word 0x12345678
51 .word 0x12345678
52 .word 0x12345678
53 .word 0x12345678 /* now 16*4=64 */
54#else
wdenk8ed96042005-01-09 23:16:25 +000055 ldr pc, _undefined_instruction
56 ldr pc, _software_interrupt
57 ldr pc, _prefetch_abort
58 ldr pc, _data_abort
59 ldr pc, _not_used
60 ldr pc, _irq
61 ldr pc, _fiq
62
wdenk082acfd2005-01-10 00:01:04 +000063_undefined_instruction: .word undefined_instruction
wdenk8ed96042005-01-09 23:16:25 +000064_software_interrupt: .word software_interrupt
65_prefetch_abort: .word prefetch_abort
66_data_abort: .word data_abort
67_not_used: .word not_used
68_irq: .word irq
69_fiq: .word fiq
wdenk082acfd2005-01-10 00:01:04 +000070_pad: .word 0x12345678 /* now 16*4=64 */
Magnus Liljadf812382009-06-13 20:50:00 +020071#endif /* CONFIG_PRELOADER */
wdenk8ed96042005-01-09 23:16:25 +000072.global _end_vect
73_end_vect:
74
75 .balignl 16,0xdeadbeef
76/*
77 *************************************************************************
78 *
79 * Startup Code (reset vector)
80 *
81 * do important init only if we don't start from memory!
82 * setup Memory and board specific bits prior to relocation.
83 * relocate armboot to ram
84 * setup stack
85 *
86 *************************************************************************
87 */
88
Heiko Schochere48b7c02010-09-17 13:10:40 +020089.globl _TEXT_BASE
wdenk8ed96042005-01-09 23:16:25 +000090_TEXT_BASE:
Wolfgang Denk14d0a022010-10-07 21:51:12 +020091 .word CONFIG_SYS_TEXT_BASE
wdenk8ed96042005-01-09 23:16:25 +000092
wdenk8ed96042005-01-09 23:16:25 +000093/*
94 * These are defined in the board-specific linker script.
Heiko Schocherbafe7432010-10-13 07:57:14 +020095 * Subtracting _start from them lets the linker put their
96 * relative position in the executable instead of leaving
97 * them null.
wdenk8ed96042005-01-09 23:16:25 +000098 */
Heiko Schocherbafe7432010-10-13 07:57:14 +020099.globl _bss_start_ofs
100_bss_start_ofs:
101 .word __bss_start - _start
wdenk8ed96042005-01-09 23:16:25 +0000102
Heiko Schocherbafe7432010-10-13 07:57:14 +0200103.globl _bss_end_ofs
104_bss_end_ofs:
Po-Yu Chuang44c6e652011-03-01 22:59:59 +0000105 .word __bss_end__ - _start
wdenk8ed96042005-01-09 23:16:25 +0000106
107#ifdef CONFIG_USE_IRQ
108/* IRQ stack memory (calculated at run-time) */
109.globl IRQ_STACK_START
110IRQ_STACK_START:
111 .word 0x0badc0de
112
113/* IRQ stack memory (calculated at run-time) */
114.globl FIQ_STACK_START
115FIQ_STACK_START:
116 .word 0x0badc0de
117#endif
118
Heiko Schochere48b7c02010-09-17 13:10:40 +0200119/* IRQ stack memory (calculated at run-time) + 8 bytes */
120.globl IRQ_STACK_START_IN
121IRQ_STACK_START_IN:
122 .word 0x0badc0de
Heiko Schochere48b7c02010-09-17 13:10:40 +0200123
Heiko Schochere48b7c02010-09-17 13:10:40 +0200124/*
125 * the actual reset code
126 */
127
128reset:
129 /*
130 * set the cpu to SVC32 mode
131 */
132 mrs r0,cpsr
133 bic r0,r0,#0x1f
134 orr r0,r0,#0xd3
135 msr cpsr,r0
136
137#ifdef CONFIG_OMAP2420H4
138 /* Copy vectors to mask ROM indirect addr */
139 adr r0, _start /* r0 <- current position of code */
140 add r0, r0, #4 /* skip reset vector */
141 mov r2, #64 /* r2 <- size to copy */
142 add r2, r0, r2 /* r2 <- source end address */
143 mov r1, #SRAM_OFFSET0 /* build vect addr */
144 mov r3, #SRAM_OFFSET1
145 add r1, r1, r3
146 mov r3, #SRAM_OFFSET2
147 add r1, r1, r3
148next:
149 ldmia r0!, {r3-r10} /* copy from source address [r0] */
150 stmia r1!, {r3-r10} /* copy to target address [r1] */
151 cmp r0, r2 /* until source end address [r2] */
152 bne next /* loop until equal */
153 bl cpy_clk_code /* put dpll adjust code behind vectors */
154#endif
155 /* the mask ROM code should have PLL and others stable */
156#ifndef CONFIG_SKIP_LOWLEVEL_INIT
157 bl cpu_init_crit
158#endif
159
160/* Set stackpointer in internal RAM to call board_init_f */
161call_board_init_f:
162 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
Heiko Schocher296cae72010-11-12 07:53:55 +0100163 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200164 ldr r0,=0x00000000
165
Heiko Schochere48b7c02010-09-17 13:10:40 +0200166 bl board_init_f
Heiko Schochere48b7c02010-09-17 13:10:40 +0200167
168/*------------------------------------------------------------------------------*/
169
170/*
171 * void relocate_code (addr_sp, gd, addr_moni)
172 *
173 * This "function" does not return, instead it continues in RAM
174 * after relocating the monitor code.
175 *
176 */
177 .globl relocate_code
178relocate_code:
179 mov r4, r0 /* save addr_sp */
180 mov r5, r1 /* save addr of gd */
181 mov r6, r2 /* save addr of destination */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200182
183 /* Set up the stack */
184stack_setup:
185 mov sp, r4
186
187 adr r0, _start
Andreas Bießmanna1a47d32010-12-01 00:58:34 +0100188 cmp r0, r6
189 beq clear_bss /* skip relocation */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100190 mov r1, r6 /* r1 <- scratch for copy_loop */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200191 ldr r3, _bss_start_ofs
192 add r2, r0, r3 /* r2 <- source end address */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200193
Heiko Schochere48b7c02010-09-17 13:10:40 +0200194copy_loop:
195 ldmia r0!, {r9-r10} /* copy from source address [r0] */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100196 stmia r1!, {r9-r10} /* copy to target address [r1] */
Albert Aribaudda90d4c2010-10-05 16:06:39 +0200197 cmp r0, r2 /* until source end address [r2] */
198 blo copy_loop
Heiko Schochere48b7c02010-09-17 13:10:40 +0200199
200#ifndef CONFIG_PRELOADER
Heiko Schocherbafe7432010-10-13 07:57:14 +0200201 /*
202 * fix .rel.dyn relocations
203 */
204 ldr r0, _TEXT_BASE /* r0 <- Text base */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100205 sub r9, r6, r0 /* r9 <- relocation offset */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200206 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
207 add r10, r10, r0 /* r10 <- sym table in FLASH */
208 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
209 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
210 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
211 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200212fixloop:
Gray Remlin8c0c2b92010-10-24 16:18:31 +0100213 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
214 add r0, r0, r9 /* r0 <- location to fix up in RAM */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200215 ldr r1, [r2, #4]
Andreas Bießmann1f52d892010-12-01 00:58:35 +0100216 and r7, r1, #0xff
217 cmp r7, #23 /* relative fixup? */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200218 beq fixrel
Andreas Bießmann1f52d892010-12-01 00:58:35 +0100219 cmp r7, #2 /* absolute fixup? */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200220 beq fixabs
221 /* ignore unknown type of fixup */
222 b fixnext
223fixabs:
224 /* absolute fix: set location to (offset) symbol value */
225 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
226 add r1, r10, r1 /* r1 <- address of symbol in table */
227 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk36009452010-12-09 11:26:24 +0100228 add r1, r1, r9 /* r1 <- relocated sym addr */
Heiko Schocherbafe7432010-10-13 07:57:14 +0200229 b fixnext
230fixrel:
231 /* relative fix: increase location by offset */
232 ldr r1, [r0]
233 add r1, r1, r9
234fixnext:
235 str r1, [r0]
Gray Remlin8c0c2b92010-10-24 16:18:31 +0100236 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200237 cmp r2, r3
Wolfgang Denk79e63132010-10-23 23:22:38 +0200238 blo fixloop
Heiko Schochere48b7c02010-09-17 13:10:40 +0200239#endif
Heiko Schochere48b7c02010-09-17 13:10:40 +0200240
241clear_bss:
242#ifndef CONFIG_PRELOADER
Heiko Schocherbafe7432010-10-13 07:57:14 +0200243 ldr r0, _bss_start_ofs
244 ldr r1, _bss_end_ofs
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100245 mov r4, r6 /* reloc addr */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200246 add r0, r0, r4
Heiko Schochere48b7c02010-09-17 13:10:40 +0200247 add r1, r1, r4
248 mov r2, #0x00000000 /* clear */
249
250clbss_l:str r2, [r0] /* clear loop... */
251 add r0, r0, #4
252 cmp r0, r1
253 bne clbss_l
254#endif /* #ifndef CONFIG_PRELOADER */
255
256/*
257 * We are done. Do not return, instead branch to second part of board
258 * initialization, now running from RAM.
259 */
260#ifdef CONFIG_NAND_SPL
Heiko Schocherbafe7432010-10-13 07:57:14 +0200261 ldr r0, _nand_boot_ofs
Fabio Estevam428f7182011-02-09 01:17:54 +0000262 mov pc, r0
263
264_nand_boot_ofs:
265 .word nand_boot
Heiko Schochere48b7c02010-09-17 13:10:40 +0200266#else
267jump_2_ram:
Heiko Schocherbafe7432010-10-13 07:57:14 +0200268 ldr r0, _board_init_r_ofs
Fabio Estevam0952ea12011-02-17 14:27:41 +0000269 ldr r1, _TEXT_BASE
Darius Augulis123fb7d2010-10-25 13:45:35 +0300270 add lr, r0, r1
Darius Augulis123fb7d2010-10-25 13:45:35 +0300271 add lr, lr, r9
Heiko Schochere48b7c02010-09-17 13:10:40 +0200272 /* setup parameters for board_init_r */
273 mov r0, r5 /* gd_t */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100274 mov r1, r6 /* dest_addr */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200275 /* jump to it ... */
Heiko Schochere48b7c02010-09-17 13:10:40 +0200276 mov pc, lr
277
Heiko Schocherbafe7432010-10-13 07:57:14 +0200278_board_init_r_ofs:
279 .word board_init_r - _start
Heiko Schochere48b7c02010-09-17 13:10:40 +0200280#endif
Heiko Schocherbafe7432010-10-13 07:57:14 +0200281
282_rel_dyn_start_ofs:
283 .word __rel_dyn_start - _start
284_rel_dyn_end_ofs:
285 .word __rel_dyn_end - _start
286_dynsym_start_ofs:
287 .word __dynsym_start - _start
288
wdenk8ed96042005-01-09 23:16:25 +0000289/*
290 *************************************************************************
291 *
292 * CPU_init_critical registers
293 *
294 * setup important registers
295 * setup memory timing
296 *
297 *************************************************************************
298 */
Magnus Lilja40c642b2009-06-13 20:50:01 +0200299#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenk8ed96042005-01-09 23:16:25 +0000300cpu_init_crit:
301 /*
302 * flush v4 I/D caches
303 */
304 mov r0, #0
George G. Davis409a07c2010-05-11 10:15:36 -0400305 mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
306 mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
wdenk8ed96042005-01-09 23:16:25 +0000307
308 /*
309 * disable MMU stuff and caches
310 */
311 mrc p15, 0, r0, c1, c0, 0
312 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
313 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
314 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
wdenk8ed96042005-01-09 23:16:25 +0000315 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
wdenk8ed96042005-01-09 23:16:25 +0000316 mcr p15, 0, r0, c1, c0, 0
317
318 /*
wdenk082acfd2005-01-10 00:01:04 +0000319 * Jump to board specific initialization... The Mask ROM will have already initialized
320 * basic memory. Go here to bump up clock rate and handle wake up conditions.
wdenk8ed96042005-01-09 23:16:25 +0000321 */
wdenk082acfd2005-01-10 00:01:04 +0000322 mov ip, lr /* persevere link reg across call */
Wolfgang Denk87cb6862005-10-06 17:08:18 +0200323 bl lowlevel_init /* go setup pll,mux,memory */
wdenk082acfd2005-01-10 00:01:04 +0000324 mov lr, ip /* restore link */
325 mov pc, lr /* back to my caller */
Magnus Lilja40c642b2009-06-13 20:50:01 +0200326#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
Kyungmin Park751b9b52008-01-17 16:43:25 +0900327
Magnus Liljadf812382009-06-13 20:50:00 +0200328#ifndef CONFIG_PRELOADER
wdenk8ed96042005-01-09 23:16:25 +0000329/*
330 *************************************************************************
331 *
332 * Interrupt handling
333 *
334 *************************************************************************
335 */
336@
337@ IRQ stack frame.
338@
339#define S_FRAME_SIZE 72
340
341#define S_OLD_R0 68
342#define S_PSR 64
343#define S_PC 60
344#define S_LR 56
345#define S_SP 52
346
347#define S_IP 48
348#define S_FP 44
349#define S_R10 40
350#define S_R9 36
351#define S_R8 32
352#define S_R7 28
353#define S_R6 24
354#define S_R5 20
355#define S_R4 16
356#define S_R3 12
357#define S_R2 8
358#define S_R1 4
359#define S_R0 0
360
361#define MODE_SVC 0x13
362#define I_BIT 0x80
363
364/*
365 * use bad_save_user_regs for abort/prefetch/undef/swi ...
366 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
367 */
368
369 .macro bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000370 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
wdenk8ed96042005-01-09 23:16:25 +0000371 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
372
Heiko Schochere48b7c02010-09-17 13:10:40 +0200373 ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
wdenk082acfd2005-01-10 00:01:04 +0000374 ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
wdenk8ed96042005-01-09 23:16:25 +0000375 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
376
377 add r5, sp, #S_SP
378 mov r1, lr
wdenk082acfd2005-01-10 00:01:04 +0000379 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
380 mov r0, sp @ save current stack into r0 (param register)
wdenk8ed96042005-01-09 23:16:25 +0000381 .endm
382
383 .macro irq_save_user_regs
384 sub sp, sp, #S_FRAME_SIZE
385 stmia sp, {r0 - r12} @ Calling r0-r12
wdenk082acfd2005-01-10 00:01:04 +0000386 add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
387 stmdb r8, {sp, lr}^ @ Calling SP, LR
388 str lr, [r8, #0] @ Save calling PC
389 mrs r6, spsr
390 str r6, [r8, #4] @ Save CPSR
391 str r0, [r8, #8] @ Save OLD_R0
wdenk8ed96042005-01-09 23:16:25 +0000392 mov r0, sp
393 .endm
394
395 .macro irq_restore_user_regs
396 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
397 mov r0, r0
398 ldr lr, [sp, #S_PC] @ Get PC
399 add sp, sp, #S_FRAME_SIZE
400 subs pc, lr, #4 @ return & move spsr_svc into cpsr
401 .endm
402
403 .macro get_bad_stack
Heiko Schochere48b7c02010-09-17 13:10:40 +0200404 ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
wdenk8ed96042005-01-09 23:16:25 +0000405
406 str lr, [r13] @ save caller lr in position 0 of saved stack
wdenk082acfd2005-01-10 00:01:04 +0000407 mrs lr, spsr @ get the spsr
408 str lr, [r13, #4] @ save spsr in position 1 of saved stack
wdenk8ed96042005-01-09 23:16:25 +0000409
410 mov r13, #MODE_SVC @ prepare SVC-Mode
411 @ msr spsr_c, r13
wdenk082acfd2005-01-10 00:01:04 +0000412 msr spsr, r13 @ switch modes, make sure moves will execute
413 mov lr, pc @ capture return pc
414 movs pc, lr @ jump to next instruction & switch modes.
wdenk8ed96042005-01-09 23:16:25 +0000415 .endm
416
417 .macro get_bad_stack_swi
wdenk082acfd2005-01-10 00:01:04 +0000418 sub r13, r13, #4 @ space on current stack for scratch reg.
419 str r0, [r13] @ save R0's value.
Heiko Schochere48b7c02010-09-17 13:10:40 +0200420 ldr r0, IRQ_STACK_START_IN @ get data regions start
wdenk8ed96042005-01-09 23:16:25 +0000421 str lr, [r0] @ save caller lr in position 0 of saved stack
wdenk082acfd2005-01-10 00:01:04 +0000422 mrs r0, spsr @ get the spsr
423 str lr, [r0, #4] @ save spsr in position 1 of saved stack
424 ldr r0, [r13] @ restore r0
425 add r13, r13, #4 @ pop stack entry
wdenk8ed96042005-01-09 23:16:25 +0000426 .endm
427
428 .macro get_irq_stack @ setup IRQ stack
429 ldr sp, IRQ_STACK_START
430 .endm
431
432 .macro get_fiq_stack @ setup FIQ stack
433 ldr sp, FIQ_STACK_START
434 .endm
Magnus Liljadf812382009-06-13 20:50:00 +0200435#endif /* CONFIG_PRELOADER */
wdenk8ed96042005-01-09 23:16:25 +0000436
437/*
438 * exception handlers
439 */
Magnus Liljadf812382009-06-13 20:50:00 +0200440#ifdef CONFIG_PRELOADER
Kyungmin Park751b9b52008-01-17 16:43:25 +0900441 .align 5
442do_hang:
443 ldr sp, _TEXT_BASE /* use 32 words about stack */
444 bl hang /* hang and never return */
Magnus Liljadf812382009-06-13 20:50:00 +0200445#else /* !CONFIG_PRELOADER */
wdenk082acfd2005-01-10 00:01:04 +0000446 .align 5
wdenk8ed96042005-01-09 23:16:25 +0000447undefined_instruction:
448 get_bad_stack
449 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000450 bl do_undefined_instruction
wdenk8ed96042005-01-09 23:16:25 +0000451
452 .align 5
453software_interrupt:
454 get_bad_stack_swi
455 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000456 bl do_software_interrupt
wdenk8ed96042005-01-09 23:16:25 +0000457
458 .align 5
459prefetch_abort:
460 get_bad_stack
461 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000462 bl do_prefetch_abort
wdenk8ed96042005-01-09 23:16:25 +0000463
464 .align 5
465data_abort:
466 get_bad_stack
467 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000468 bl do_data_abort
wdenk8ed96042005-01-09 23:16:25 +0000469
470 .align 5
471not_used:
472 get_bad_stack
473 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000474 bl do_not_used
wdenk8ed96042005-01-09 23:16:25 +0000475
476#ifdef CONFIG_USE_IRQ
477
478 .align 5
479irq:
480 get_irq_stack
481 irq_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000482 bl do_irq
wdenk8ed96042005-01-09 23:16:25 +0000483 irq_restore_user_regs
484
485 .align 5
486fiq:
487 get_fiq_stack
488 /* someone ought to write a more effiction fiq_save_user_regs */
489 irq_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000490 bl do_fiq
wdenk8ed96042005-01-09 23:16:25 +0000491 irq_restore_user_regs
492
493#else
494
495 .align 5
496irq:
497 get_bad_stack
498 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000499 bl do_irq
wdenk8ed96042005-01-09 23:16:25 +0000500
501 .align 5
502fiq:
503 get_bad_stack
504 bad_save_user_regs
wdenk082acfd2005-01-10 00:01:04 +0000505 bl do_fiq
wdenk8ed96042005-01-09 23:16:25 +0000506
507#endif
508 .align 5
509.global arm1136_cache_flush
510arm1136_cache_flush:
Heiko Schocher7e4a9e62010-09-17 13:10:32 +0200511#if !defined(CONFIG_SYS_NO_ICACHE)
wdenk8ed96042005-01-09 23:16:25 +0000512 mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
Heiko Schocher7e4a9e62010-09-17 13:10:32 +0200513#endif
514#if !defined(CONFIG_SYS_NO_DCACHE)
515 mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
516#endif
wdenk8ed96042005-01-09 23:16:25 +0000517 mov pc, lr @ back to caller
Magnus Liljadf812382009-06-13 20:50:00 +0200518#endif /* CONFIG_PRELOADER */