wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 2 | * armboot - Startup Code for XScale CPU-core |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 1998 Dan Malek <dmalek@jlc.net> |
| 5 | * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se> |
| 6 | * Copyright (C) 2000 Wolfgang Denk <wd@denx.de> |
wdenk | a8c7c70 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 7 | * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de> |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 8 | * Copyright (C) 2001 Marius Groger <mag@sysgo.de> |
| 9 | * Copyright (C) 2002 Alex Zupke <azu@sysgo.de> |
| 10 | * Copyright (C) 2002 Gary Jennejohn <garyj@denx.de> |
wdenk | 1cb8e98 | 2003-03-06 21:55:29 +0000 | [diff] [blame] | 11 | * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net> |
Wolfgang Denk | 951a954 | 2006-03-06 23:18:48 +0100 | [diff] [blame] | 12 | * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de> |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 13 | * Copyright (C) 2003 Kshitij <kshitij@ti.com> |
| 14 | * Copyright (C) 2003 Richard Woodruff <r-woodruff2@ti.com> |
| 15 | * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de> |
| 16 | * Copyright (C) 2004 Texas Instruments <r-woodruff2@ti.com> |
| 17 | * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 18 | * |
| 19 | * See file CREDITS for list of people who contributed to this |
| 20 | * project. |
| 21 | * |
| 22 | * This program is free software; you can redistribute it and/or |
| 23 | * modify it under the terms of the GNU General Public License as |
| 24 | * published by the Free Software Foundation; either version 2 of |
| 25 | * the License, or (at your option) any later version. |
| 26 | * |
| 27 | * This program is distributed in the hope that it will be useful, |
| 28 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 29 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 30 | * GNU General Public License for more details. |
| 31 | * |
| 32 | * You should have received a copy of the GNU General Public License |
| 33 | * along with this program; if not, write to the Free Software |
| 34 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 35 | * MA 02111-1307 USA |
| 36 | */ |
| 37 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 38 | #include <asm-offsets.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 39 | #include <config.h> |
| 40 | #include <version.h> |
Marek Vasut | 7f4cfcf | 2011-11-05 19:26:47 +0100 | [diff] [blame] | 41 | |
Marek Vasut | abc20ab | 2011-11-26 07:20:07 +0100 | [diff] [blame] | 42 | #ifdef CONFIG_CPU_PXA25X |
Marek Vasut | 7f4cfcf | 2011-11-05 19:26:47 +0100 | [diff] [blame] | 43 | #if ((CONFIG_SYS_INIT_SP_ADDR) != 0xfffff800) |
| 44 | #error "Init SP address must be set to 0xfffff800 for PXA250" |
| 45 | #endif |
| 46 | #endif |
| 47 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 48 | .globl _start |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 49 | _start: b reset |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 50 | #ifdef CONFIG_SPL_BUILD |
Marek Vasut | 5ab877b | 2010-07-06 02:48:35 +0200 | [diff] [blame] | 51 | ldr pc, _hang |
| 52 | ldr pc, _hang |
| 53 | ldr pc, _hang |
| 54 | ldr pc, _hang |
| 55 | ldr pc, _hang |
| 56 | ldr pc, _hang |
| 57 | ldr pc, _hang |
| 58 | |
| 59 | _hang: |
| 60 | .word do_hang |
| 61 | .word 0x12345678 |
| 62 | .word 0x12345678 |
| 63 | .word 0x12345678 |
| 64 | .word 0x12345678 |
| 65 | .word 0x12345678 |
| 66 | .word 0x12345678 |
| 67 | .word 0x12345678 /* now 16*4=64 */ |
| 68 | #else |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 69 | ldr pc, _undefined_instruction |
| 70 | ldr pc, _software_interrupt |
| 71 | ldr pc, _prefetch_abort |
| 72 | ldr pc, _data_abort |
| 73 | ldr pc, _not_used |
| 74 | ldr pc, _irq |
| 75 | ldr pc, _fiq |
| 76 | |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 77 | _undefined_instruction: .word undefined_instruction |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 78 | _software_interrupt: .word software_interrupt |
| 79 | _prefetch_abort: .word prefetch_abort |
| 80 | _data_abort: .word data_abort |
| 81 | _not_used: .word not_used |
| 82 | _irq: .word irq |
| 83 | _fiq: .word fiq |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 84 | _pad: .word 0x12345678 /* now 16*4=64 */ |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 85 | #endif /* CONFIG_SPL_BUILD */ |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 86 | .global _end_vect |
| 87 | _end_vect: |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 88 | |
| 89 | .balignl 16,0xdeadbeef |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 90 | /* |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 91 | ************************************************************************* |
| 92 | * |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 93 | * Startup Code (reset vector) |
| 94 | * |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 95 | * do important init only if we don't start from memory! |
| 96 | * setup Memory and board specific bits prior to relocation. |
| 97 | * relocate armboot to ram |
| 98 | * setup stack |
| 99 | * |
| 100 | ************************************************************************* |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 101 | */ |
| 102 | |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 103 | .globl _TEXT_BASE |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 104 | _TEXT_BASE: |
Benoît Thébaudeau | 508611b | 2013-04-11 09:35:42 +0000 | [diff] [blame] | 105 | #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE) |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 106 | .word CONFIG_SPL_TEXT_BASE |
| 107 | #else |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 108 | .word CONFIG_SYS_TEXT_BASE |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 109 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 110 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 111 | /* |
wdenk | f6e20fc | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 112 | * These are defined in the board-specific linker script. |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 113 | * Subtracting _start from them lets the linker put their |
| 114 | * relative position in the executable instead of leaving |
| 115 | * them null. |
wdenk | 47cd00f | 2003-03-06 13:39:27 +0000 | [diff] [blame] | 116 | */ |
Marek Vasut | 6e96cf9 | 2010-10-20 19:36:39 +0200 | [diff] [blame] | 117 | .globl _bss_start_ofs |
| 118 | _bss_start_ofs: |
| 119 | .word __bss_start - _start |
wdenk | 47cd00f | 2003-03-06 13:39:27 +0000 | [diff] [blame] | 120 | |
Benoît Thébaudeau | 7086e91 | 2013-04-11 09:35:46 +0000 | [diff] [blame] | 121 | .globl _image_copy_end_ofs |
| 122 | _image_copy_end_ofs: |
| 123 | .word __image_copy_end - _start |
| 124 | |
Marek Vasut | 6e96cf9 | 2010-10-20 19:36:39 +0200 | [diff] [blame] | 125 | .globl _bss_end_ofs |
| 126 | _bss_end_ofs: |
Simon Glass | 3929fb0 | 2013-03-14 06:54:53 +0000 | [diff] [blame] | 127 | .word __bss_end - _start |
wdenk | 47cd00f | 2003-03-06 13:39:27 +0000 | [diff] [blame] | 128 | |
Po-Yu Chuang | f326cbb | 2011-03-01 23:02:04 +0000 | [diff] [blame] | 129 | .globl _end_ofs |
| 130 | _end_ofs: |
| 131 | .word _end - _start |
| 132 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 133 | #ifdef CONFIG_USE_IRQ |
| 134 | /* IRQ stack memory (calculated at run-time) */ |
| 135 | .globl IRQ_STACK_START |
| 136 | IRQ_STACK_START: |
| 137 | .word 0x0badc0de |
| 138 | |
| 139 | /* IRQ stack memory (calculated at run-time) */ |
| 140 | .globl FIQ_STACK_START |
| 141 | FIQ_STACK_START: |
| 142 | .word 0x0badc0de |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 143 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 144 | |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 145 | /* IRQ stack memory (calculated at run-time) + 8 bytes */ |
| 146 | .globl IRQ_STACK_START_IN |
| 147 | IRQ_STACK_START_IN: |
| 148 | .word 0x0badc0de |
| 149 | |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 150 | /* |
| 151 | * the actual reset code |
| 152 | */ |
| 153 | |
| 154 | reset: |
| 155 | /* |
| 156 | * set the cpu to SVC32 mode |
| 157 | */ |
| 158 | mrs r0,cpsr |
| 159 | bic r0,r0,#0x1f |
| 160 | orr r0,r0,#0xd3 |
| 161 | msr cpsr,r0 |
| 162 | |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 163 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
| 164 | bl cpu_init_crit |
| 165 | #endif |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 166 | |
Marek Vasut | abc20ab | 2011-11-26 07:20:07 +0100 | [diff] [blame] | 167 | #ifdef CONFIG_CPU_PXA25X |
Marek Vasut | 7f4cfcf | 2011-11-05 19:26:47 +0100 | [diff] [blame] | 168 | bl lock_cache_for_stack |
| 169 | #endif |
| 170 | |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 171 | bl _main |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 172 | |
| 173 | /*------------------------------------------------------------------------------*/ |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 174 | #ifndef CONFIG_SPL_BUILD |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 175 | /* |
Benoît Thébaudeau | 5c6db12 | 2013-04-11 09:35:53 +0000 | [diff] [blame] | 176 | * void relocate_code(addr_moni) |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 177 | * |
Benoît Thébaudeau | 959eaa7 | 2013-04-11 09:35:43 +0000 | [diff] [blame] | 178 | * This function relocates the monitor code. |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 179 | */ |
| 180 | .globl relocate_code |
| 181 | relocate_code: |
Benoît Thébaudeau | 5c6db12 | 2013-04-11 09:35:53 +0000 | [diff] [blame] | 182 | mov r6, r0 /* save addr of destination */ |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 183 | |
Marek Vasut | 7f4cfcf | 2011-11-05 19:26:47 +0100 | [diff] [blame] | 184 | /* Disable the Dcache RAM lock for stack now */ |
Marek Vasut | abc20ab | 2011-11-26 07:20:07 +0100 | [diff] [blame] | 185 | #ifdef CONFIG_CPU_PXA25X |
Łukasz Dałek | df3ad6c | 2013-01-12 11:39:27 +0000 | [diff] [blame] | 186 | mov r12, lr |
Marek Vasut | 7f4cfcf | 2011-11-05 19:26:47 +0100 | [diff] [blame] | 187 | bl cpu_init_crit |
Łukasz Dałek | df3ad6c | 2013-01-12 11:39:27 +0000 | [diff] [blame] | 188 | mov lr, r12 |
Marek Vasut | 7f4cfcf | 2011-11-05 19:26:47 +0100 | [diff] [blame] | 189 | #endif |
| 190 | |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 191 | adr r0, _start |
Benoît Thébaudeau | 4b3db1c | 2013-04-11 09:35:45 +0000 | [diff] [blame] | 192 | subs r9, r6, r0 /* r9 <- relocation offset */ |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 193 | beq relocate_done /* skip relocation */ |
Andreas Bießmann | a78fb68 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 194 | mov r1, r6 /* r1 <- scratch for copy_loop */ |
Benoît Thébaudeau | 7086e91 | 2013-04-11 09:35:46 +0000 | [diff] [blame] | 195 | ldr r3, _image_copy_end_ofs |
Marek Vasut | 6e96cf9 | 2010-10-20 19:36:39 +0200 | [diff] [blame] | 196 | add r2, r0, r3 /* r2 <- source end address */ |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 197 | |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 198 | copy_loop: |
Benoît Thébaudeau | 4b3db1c | 2013-04-11 09:35:45 +0000 | [diff] [blame] | 199 | ldmia r0!, {r10-r11} /* copy from source address [r0] */ |
| 200 | stmia r1!, {r10-r11} /* copy to target address [r1] */ |
Albert Aribaud | da90d4c | 2010-10-05 16:06:39 +0200 | [diff] [blame] | 201 | cmp r0, r2 /* until source end address [r2] */ |
| 202 | blo copy_loop |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 203 | |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 204 | #ifndef CONFIG_SPL_BUILD |
Marek Vasut | 6e96cf9 | 2010-10-20 19:36:39 +0200 | [diff] [blame] | 205 | /* |
| 206 | * fix .rel.dyn relocations |
| 207 | */ |
| 208 | ldr r0, _TEXT_BASE /* r0 <- Text base */ |
Marek Vasut | 6e96cf9 | 2010-10-20 19:36:39 +0200 | [diff] [blame] | 209 | ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */ |
| 210 | add r10, r10, r0 /* r10 <- sym table in FLASH */ |
| 211 | ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */ |
| 212 | add r2, r2, r0 /* r2 <- rel dyn start in FLASH */ |
| 213 | ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */ |
| 214 | add r3, r3, r0 /* r3 <- rel dyn end in FLASH */ |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 215 | fixloop: |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 216 | ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */ |
| 217 | add r0, r0, r9 /* r0 <- location to fix up in RAM */ |
Marek Vasut | 6e96cf9 | 2010-10-20 19:36:39 +0200 | [diff] [blame] | 218 | ldr r1, [r2, #4] |
Andreas Bießmann | 1f52d89 | 2010-12-01 00:58:35 +0100 | [diff] [blame] | 219 | and r7, r1, #0xff |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 220 | cmp r7, #23 /* relative fixup? */ |
Marek Vasut | 6e96cf9 | 2010-10-20 19:36:39 +0200 | [diff] [blame] | 221 | beq fixrel |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 222 | cmp r7, #2 /* absolute fixup? */ |
Marek Vasut | 6e96cf9 | 2010-10-20 19:36:39 +0200 | [diff] [blame] | 223 | beq fixabs |
| 224 | /* ignore unknown type of fixup */ |
| 225 | b fixnext |
| 226 | fixabs: |
| 227 | /* absolute fix: set location to (offset) symbol value */ |
| 228 | mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */ |
| 229 | add r1, r10, r1 /* r1 <- address of symbol in table */ |
| 230 | ldr r1, [r1, #4] /* r1 <- symbol value */ |
Wolfgang Denk | 3600945 | 2010-12-09 11:26:24 +0100 | [diff] [blame] | 231 | add r1, r1, r9 /* r1 <- relocated sym addr */ |
Marek Vasut | 6e96cf9 | 2010-10-20 19:36:39 +0200 | [diff] [blame] | 232 | b fixnext |
| 233 | fixrel: |
| 234 | /* relative fix: increase location by offset */ |
| 235 | ldr r1, [r0] |
| 236 | add r1, r1, r9 |
| 237 | fixnext: |
| 238 | str r1, [r0] |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 239 | add r2, r2, #8 /* each rel.dyn entry is 8 bytes */ |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 240 | cmp r2, r3 |
Marek Vasut | 6e96cf9 | 2010-10-20 19:36:39 +0200 | [diff] [blame] | 241 | blo fixloop |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 242 | #endif |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 243 | |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 244 | relocate_done: |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 245 | |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 246 | bx lr |
Heiko Schocher | 5347f68 | 2010-09-17 13:10:46 +0200 | [diff] [blame] | 247 | |
Marek Vasut | 6e96cf9 | 2010-10-20 19:36:39 +0200 | [diff] [blame] | 248 | _rel_dyn_start_ofs: |
| 249 | .word __rel_dyn_start - _start |
| 250 | _rel_dyn_end_ofs: |
| 251 | .word __rel_dyn_end - _start |
| 252 | _dynsym_start_ofs: |
| 253 | .word __dynsym_start - _start |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 254 | |
Marek Vasut | 2cad92f | 2010-09-28 15:44:10 +0200 | [diff] [blame] | 255 | #endif |
Albert ARIBAUD | e05e5de | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 256 | |
| 257 | .globl c_runtime_cpu_setup |
| 258 | c_runtime_cpu_setup: |
| 259 | |
| 260 | bx lr |
| 261 | |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 262 | /* |
| 263 | ************************************************************************* |
| 264 | * |
| 265 | * CPU_init_critical registers |
| 266 | * |
| 267 | * setup important registers |
| 268 | * setup memory timing |
| 269 | * |
| 270 | ************************************************************************* |
| 271 | */ |
Marek Vasut | abc20ab | 2011-11-26 07:20:07 +0100 | [diff] [blame] | 272 | #if !defined(CONFIG_SKIP_LOWLEVEL_INIT) || defined(CONFIG_CPU_PXA25X) |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 273 | cpu_init_crit: |
| 274 | /* |
| 275 | * flush v4 I/D caches |
| 276 | */ |
| 277 | mov r0, #0 |
| 278 | mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */ |
| 279 | mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */ |
Marek Vasut | 2cad92f | 2010-09-28 15:44:10 +0200 | [diff] [blame] | 280 | |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 281 | /* |
| 282 | * disable MMU stuff and caches |
| 283 | */ |
| 284 | mrc p15, 0, r0, c1, c0, 0 |
| 285 | bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS) |
| 286 | bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM) |
| 287 | orr r0, r0, #0x00000002 @ set bit 2 (A) Align |
| 288 | orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache |
| 289 | mcr p15, 0, r0, c1, c0, 0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 290 | |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 291 | mov pc, lr /* back to my caller */ |
Marek Vasut | abc20ab | 2011-11-26 07:20:07 +0100 | [diff] [blame] | 292 | #endif /* !CONFIG_SKIP_LOWLEVEL_INIT || CONFIG_CPU_PXA25X */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 293 | |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 294 | #ifndef CONFIG_SPL_BUILD |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 295 | /* |
| 296 | ************************************************************************* |
| 297 | * |
| 298 | * Interrupt handling |
| 299 | * |
| 300 | ************************************************************************* |
| 301 | */ |
| 302 | @ |
| 303 | @ IRQ stack frame. |
| 304 | @ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 305 | #define S_FRAME_SIZE 72 |
| 306 | |
| 307 | #define S_OLD_R0 68 |
| 308 | #define S_PSR 64 |
| 309 | #define S_PC 60 |
| 310 | #define S_LR 56 |
| 311 | #define S_SP 52 |
| 312 | |
| 313 | #define S_IP 48 |
| 314 | #define S_FP 44 |
| 315 | #define S_R10 40 |
| 316 | #define S_R9 36 |
| 317 | #define S_R8 32 |
| 318 | #define S_R7 28 |
| 319 | #define S_R6 24 |
| 320 | #define S_R5 20 |
| 321 | #define S_R4 16 |
| 322 | #define S_R3 12 |
| 323 | #define S_R2 8 |
| 324 | #define S_R1 4 |
| 325 | #define S_R0 0 |
| 326 | |
| 327 | #define MODE_SVC 0x13 |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 328 | #define I_BIT 0x80 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 329 | |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 330 | /* |
| 331 | * use bad_save_user_regs for abort/prefetch/undef/swi ... |
| 332 | * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling |
| 333 | */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 334 | |
| 335 | .macro bad_save_user_regs |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 336 | sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack |
| 337 | stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 338 | |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 339 | ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack |
| 340 | ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs) |
| 341 | add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 342 | |
| 343 | add r5, sp, #S_SP |
| 344 | mov r1, lr |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 345 | stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr |
| 346 | mov r0, sp @ save current stack into r0 (param register) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 347 | .endm |
| 348 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 349 | .macro irq_save_user_regs |
| 350 | sub sp, sp, #S_FRAME_SIZE |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 351 | stmia sp, {r0 - r12} @ Calling r0-r12 |
| 352 | add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good. |
| 353 | stmdb r8, {sp, lr}^ @ Calling SP, LR |
| 354 | str lr, [r8, #0] @ Save calling PC |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 355 | mrs r6, spsr |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 356 | str r6, [r8, #4] @ Save CPSR |
| 357 | str r0, [r8, #8] @ Save OLD_R0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 358 | mov r0, sp |
| 359 | .endm |
| 360 | |
| 361 | .macro irq_restore_user_regs |
| 362 | ldmia sp, {r0 - lr}^ @ Calling r0 - lr |
| 363 | mov r0, r0 |
| 364 | ldr lr, [sp, #S_PC] @ Get PC |
| 365 | add sp, sp, #S_FRAME_SIZE |
| 366 | subs pc, lr, #4 @ return & move spsr_svc into cpsr |
| 367 | .endm |
| 368 | |
| 369 | .macro get_bad_stack |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 370 | ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 371 | |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 372 | str lr, [r13] @ save caller lr in position 0 of saved stack |
| 373 | mrs lr, spsr @ get the spsr |
| 374 | str lr, [r13, #4] @ save spsr in position 1 of saved stack |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 375 | |
| 376 | mov r13, #MODE_SVC @ prepare SVC-Mode |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 377 | @ msr spsr_c, r13 |
| 378 | msr spsr, r13 @ switch modes, make sure moves will execute |
| 379 | mov lr, pc @ capture return pc |
| 380 | movs pc, lr @ jump to next instruction & switch modes. |
| 381 | .endm |
| 382 | |
| 383 | .macro get_bad_stack_swi |
| 384 | sub r13, r13, #4 @ space on current stack for scratch reg. |
| 385 | str r0, [r13] @ save R0's value. |
| 386 | ldr r0, IRQ_STACK_START_IN @ get data regions start |
| 387 | str lr, [r0] @ save caller lr in position 0 of saved stack |
Tetsuyuki Kobayashi | 4411b2a | 2013-04-05 00:12:51 +0000 | [diff] [blame^] | 388 | mrs lr, spsr @ get the spsr |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 389 | str lr, [r0, #4] @ save spsr in position 1 of saved stack |
Tetsuyuki Kobayashi | 4411b2a | 2013-04-05 00:12:51 +0000 | [diff] [blame^] | 390 | ldr lr, [r0] @ restore lr |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 391 | ldr r0, [r13] @ restore r0 |
| 392 | add r13, r13, #4 @ pop stack entry |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 393 | .endm |
| 394 | |
| 395 | .macro get_irq_stack @ setup IRQ stack |
| 396 | ldr sp, IRQ_STACK_START |
| 397 | .endm |
| 398 | |
| 399 | .macro get_fiq_stack @ setup FIQ stack |
| 400 | ldr sp, FIQ_STACK_START |
| 401 | .endm |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 402 | #endif /* CONFIG_SPL_BUILD */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 403 | |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 404 | /* |
| 405 | * exception handlers |
| 406 | */ |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 407 | #ifdef CONFIG_SPL_BUILD |
Marek Vasut | 5ab877b | 2010-07-06 02:48:35 +0200 | [diff] [blame] | 408 | .align 5 |
| 409 | do_hang: |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 410 | ldr sp, _TEXT_BASE /* use 32 words about stack */ |
Marek Vasut | 5ab877b | 2010-07-06 02:48:35 +0200 | [diff] [blame] | 411 | bl hang /* hang and never return */ |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 412 | #else /* !CONFIG_SPL_BUILD */ |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 413 | .align 5 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 414 | undefined_instruction: |
| 415 | get_bad_stack |
| 416 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 417 | bl do_undefined_instruction |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 418 | |
| 419 | .align 5 |
| 420 | software_interrupt: |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 421 | get_bad_stack_swi |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 422 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 423 | bl do_software_interrupt |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 424 | |
| 425 | .align 5 |
| 426 | prefetch_abort: |
| 427 | get_bad_stack |
| 428 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 429 | bl do_prefetch_abort |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 430 | |
| 431 | .align 5 |
| 432 | data_abort: |
| 433 | get_bad_stack |
| 434 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 435 | bl do_data_abort |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 436 | |
| 437 | .align 5 |
| 438 | not_used: |
| 439 | get_bad_stack |
| 440 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 441 | bl do_not_used |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 442 | |
| 443 | #ifdef CONFIG_USE_IRQ |
| 444 | |
| 445 | .align 5 |
| 446 | irq: |
| 447 | get_irq_stack |
| 448 | irq_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 449 | bl do_irq |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 450 | irq_restore_user_regs |
| 451 | |
| 452 | .align 5 |
| 453 | fiq: |
| 454 | get_fiq_stack |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 455 | /* someone ought to write a more effiction fiq_save_user_regs */ |
| 456 | irq_save_user_regs |
| 457 | bl do_fiq |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 458 | irq_restore_user_regs |
| 459 | |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 460 | #else |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 461 | |
| 462 | .align 5 |
| 463 | irq: |
| 464 | get_bad_stack |
| 465 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 466 | bl do_irq |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 467 | |
| 468 | .align 5 |
| 469 | fiq: |
| 470 | get_bad_stack |
| 471 | bad_save_user_regs |
wdenk | 384ae02 | 2002-11-05 00:17:55 +0000 | [diff] [blame] | 472 | bl do_fiq |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 473 | |
Marek Vasut | 20f7b1b | 2011-10-31 14:12:39 +0100 | [diff] [blame] | 474 | #endif |
| 475 | .align 5 |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 476 | #endif /* CONFIG_SPL_BUILD */ |
Marek Vasut | 7f4cfcf | 2011-11-05 19:26:47 +0100 | [diff] [blame] | 477 | |
| 478 | |
| 479 | /* |
| 480 | * Enable MMU to use DCache as DRAM. |
| 481 | * |
| 482 | * This is useful on PXA25x and PXA26x in early bootstages, where there is no |
| 483 | * other possible memory available to hold stack. |
| 484 | */ |
Marek Vasut | abc20ab | 2011-11-26 07:20:07 +0100 | [diff] [blame] | 485 | #ifdef CONFIG_CPU_PXA25X |
Marek Vasut | 7f4cfcf | 2011-11-05 19:26:47 +0100 | [diff] [blame] | 486 | .macro CPWAIT reg |
| 487 | mrc p15, 0, \reg, c2, c0, 0 |
| 488 | mov \reg, \reg |
| 489 | sub pc, pc, #4 |
| 490 | .endm |
| 491 | lock_cache_for_stack: |
| 492 | /* Domain access -- enable for all CPs */ |
| 493 | ldr r0, =0x0000ffff |
| 494 | mcr p15, 0, r0, c3, c0, 0 |
| 495 | |
| 496 | /* Point TTBR to MMU table */ |
| 497 | ldr r0, =mmutable |
| 498 | mcr p15, 0, r0, c2, c0, 0 |
| 499 | |
| 500 | /* Kick in MMU, ICache, DCache, BTB */ |
| 501 | mrc p15, 0, r0, c1, c0, 0 |
| 502 | bic r0, #0x1b00 |
| 503 | bic r0, #0x0087 |
| 504 | orr r0, #0x1800 |
| 505 | orr r0, #0x0005 |
| 506 | mcr p15, 0, r0, c1, c0, 0 |
| 507 | CPWAIT r0 |
| 508 | |
| 509 | /* Unlock Icache, Dcache */ |
| 510 | mcr p15, 0, r0, c9, c1, 1 |
| 511 | mcr p15, 0, r0, c9, c2, 1 |
| 512 | |
| 513 | /* Flush Icache, Dcache, BTB */ |
| 514 | mcr p15, 0, r0, c7, c7, 0 |
| 515 | |
| 516 | /* Unlock I-TLB, D-TLB */ |
| 517 | mcr p15, 0, r0, c10, c4, 1 |
| 518 | mcr p15, 0, r0, c10, c8, 1 |
| 519 | |
| 520 | /* Flush TLB */ |
| 521 | mcr p15, 0, r0, c8, c7, 0 |
| 522 | |
| 523 | /* Allocate 4096 bytes of Dcache as RAM */ |
| 524 | |
| 525 | /* Drain pending loads and stores */ |
| 526 | mcr p15, 0, r0, c7, c10, 4 |
| 527 | |
| 528 | mov r4, #0x00 |
| 529 | mov r5, #0x00 |
| 530 | mov r2, #0x01 |
| 531 | mcr p15, 0, r0, c9, c2, 0 |
| 532 | CPWAIT r0 |
| 533 | |
| 534 | /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */ |
| 535 | mov r0, #128 |
| 536 | ldr r1, =0xfffff000 |
| 537 | |
| 538 | alloc: |
| 539 | mcr p15, 0, r1, c7, c2, 5 |
| 540 | /* Drain pending loads and stores */ |
| 541 | mcr p15, 0, r0, c7, c10, 4 |
| 542 | strd r4, [r1], #8 |
| 543 | strd r4, [r1], #8 |
| 544 | strd r4, [r1], #8 |
| 545 | strd r4, [r1], #8 |
| 546 | subs r0, #0x01 |
| 547 | bne alloc |
| 548 | /* Drain pending loads and stores */ |
| 549 | mcr p15, 0, r0, c7, c10, 4 |
| 550 | mov r2, #0x00 |
| 551 | mcr p15, 0, r2, c9, c2, 0 |
| 552 | CPWAIT r0 |
| 553 | |
| 554 | mov pc, lr |
| 555 | |
| 556 | .section .mmutable, "a" |
| 557 | mmutable: |
| 558 | .align 14 |
| 559 | /* 0x00000000 - 0xffe00000 : 1:1, uncached mapping */ |
| 560 | .set __base, 0 |
| 561 | .rept 0xfff |
| 562 | .word (__base << 20) | 0xc12 |
| 563 | .set __base, __base + 1 |
| 564 | .endr |
| 565 | |
| 566 | /* 0xfff00000 : 1:1, cached mapping */ |
| 567 | .word (0xfff << 20) | 0x1c1e |
Marek Vasut | abc20ab | 2011-11-26 07:20:07 +0100 | [diff] [blame] | 568 | #endif /* CONFIG_CPU_PXA25X */ |