blob: ada91a66c98d27f611cc7abed4222a7453554685 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
Marek Vasut20f7b1b2011-10-31 14:12:39 +01002 * armboot - Startup Code for XScale CPU-core
wdenkc6097192002-11-03 00:24:07 +00003 *
4 * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
5 * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
6 * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
wdenka8c7c702003-12-06 19:49:23 +00007 * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
Marek Vasut20f7b1b2011-10-31 14:12:39 +01008 * Copyright (C) 2001 Marius Groger <mag@sysgo.de>
9 * Copyright (C) 2002 Alex Zupke <azu@sysgo.de>
10 * Copyright (C) 2002 Gary Jennejohn <garyj@denx.de>
wdenk1cb8e982003-03-06 21:55:29 +000011 * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
Wolfgang Denk951a9542006-03-06 23:18:48 +010012 * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
Marek Vasut20f7b1b2011-10-31 14:12:39 +010013 * Copyright (C) 2003 Kshitij <kshitij@ti.com>
14 * Copyright (C) 2003 Richard Woodruff <r-woodruff2@ti.com>
15 * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
16 * Copyright (C) 2004 Texas Instruments <r-woodruff2@ti.com>
17 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
wdenkc6097192002-11-03 00:24:07 +000018 *
19 * See file CREDITS for list of people who contributed to this
20 * project.
21 *
22 * This program is free software; you can redistribute it and/or
23 * modify it under the terms of the GNU General Public License as
24 * published by the Free Software Foundation; either version 2 of
25 * the License, or (at your option) any later version.
26 *
27 * This program is distributed in the hope that it will be useful,
28 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk384ae022002-11-05 00:17:55 +000029 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkc6097192002-11-03 00:24:07 +000030 * GNU General Public License for more details.
31 *
32 * You should have received a copy of the GNU General Public License
33 * along with this program; if not, write to the Free Software
34 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
35 * MA 02111-1307 USA
36 */
37
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020038#include <asm-offsets.h>
wdenkc6097192002-11-03 00:24:07 +000039#include <config.h>
40#include <version.h>
Marek Vasut7f4cfcf2011-11-05 19:26:47 +010041
Marek Vasutabc20ab2011-11-26 07:20:07 +010042#ifdef CONFIG_CPU_PXA25X
Marek Vasut7f4cfcf2011-11-05 19:26:47 +010043#if ((CONFIG_SYS_INIT_SP_ADDR) != 0xfffff800)
44#error "Init SP address must be set to 0xfffff800 for PXA250"
45#endif
46#endif
47
wdenkc6097192002-11-03 00:24:07 +000048.globl _start
wdenk384ae022002-11-05 00:17:55 +000049_start: b reset
Aneesh V401bb302011-07-13 05:11:07 +000050#ifdef CONFIG_SPL_BUILD
Marek Vasut5ab877b2010-07-06 02:48:35 +020051 ldr pc, _hang
52 ldr pc, _hang
53 ldr pc, _hang
54 ldr pc, _hang
55 ldr pc, _hang
56 ldr pc, _hang
57 ldr pc, _hang
58
59_hang:
60 .word do_hang
61 .word 0x12345678
62 .word 0x12345678
63 .word 0x12345678
64 .word 0x12345678
65 .word 0x12345678
66 .word 0x12345678
67 .word 0x12345678 /* now 16*4=64 */
68#else
wdenkc6097192002-11-03 00:24:07 +000069 ldr pc, _undefined_instruction
70 ldr pc, _software_interrupt
71 ldr pc, _prefetch_abort
72 ldr pc, _data_abort
73 ldr pc, _not_used
74 ldr pc, _irq
75 ldr pc, _fiq
76
wdenk384ae022002-11-05 00:17:55 +000077_undefined_instruction: .word undefined_instruction
wdenkc6097192002-11-03 00:24:07 +000078_software_interrupt: .word software_interrupt
79_prefetch_abort: .word prefetch_abort
80_data_abort: .word data_abort
81_not_used: .word not_used
82_irq: .word irq
83_fiq: .word fiq
Marek Vasut20f7b1b2011-10-31 14:12:39 +010084_pad: .word 0x12345678 /* now 16*4=64 */
Aneesh V401bb302011-07-13 05:11:07 +000085#endif /* CONFIG_SPL_BUILD */
Marek Vasut20f7b1b2011-10-31 14:12:39 +010086.global _end_vect
87_end_vect:
wdenkc6097192002-11-03 00:24:07 +000088
89 .balignl 16,0xdeadbeef
wdenkc6097192002-11-03 00:24:07 +000090/*
Marek Vasut20f7b1b2011-10-31 14:12:39 +010091 *************************************************************************
92 *
wdenkc6097192002-11-03 00:24:07 +000093 * Startup Code (reset vector)
94 *
Marek Vasut20f7b1b2011-10-31 14:12:39 +010095 * do important init only if we don't start from memory!
96 * setup Memory and board specific bits prior to relocation.
97 * relocate armboot to ram
98 * setup stack
99 *
100 *************************************************************************
wdenkc6097192002-11-03 00:24:07 +0000101 */
102
Heiko Schocher5347f682010-09-17 13:10:46 +0200103.globl _TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000104_TEXT_BASE:
Benoît Thébaudeau508611b2013-04-11 09:35:42 +0000105#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100106 .word CONFIG_SPL_TEXT_BASE
107#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200108 .word CONFIG_SYS_TEXT_BASE
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100109#endif
wdenkc6097192002-11-03 00:24:07 +0000110
wdenkc6097192002-11-03 00:24:07 +0000111/*
wdenkf6e20fc2004-02-08 19:38:38 +0000112 * These are defined in the board-specific linker script.
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100113 * Subtracting _start from them lets the linker put their
114 * relative position in the executable instead of leaving
115 * them null.
wdenk47cd00f2003-03-06 13:39:27 +0000116 */
Marek Vasut6e96cf92010-10-20 19:36:39 +0200117.globl _bss_start_ofs
118_bss_start_ofs:
119 .word __bss_start - _start
wdenk47cd00f2003-03-06 13:39:27 +0000120
Benoît Thébaudeau7086e912013-04-11 09:35:46 +0000121.globl _image_copy_end_ofs
122_image_copy_end_ofs:
123 .word __image_copy_end - _start
124
Marek Vasut6e96cf92010-10-20 19:36:39 +0200125.globl _bss_end_ofs
126_bss_end_ofs:
Simon Glass3929fb02013-03-14 06:54:53 +0000127 .word __bss_end - _start
wdenk47cd00f2003-03-06 13:39:27 +0000128
Po-Yu Chuangf326cbb2011-03-01 23:02:04 +0000129.globl _end_ofs
130_end_ofs:
131 .word _end - _start
132
wdenkc6097192002-11-03 00:24:07 +0000133#ifdef CONFIG_USE_IRQ
134/* IRQ stack memory (calculated at run-time) */
135.globl IRQ_STACK_START
136IRQ_STACK_START:
137 .word 0x0badc0de
138
139/* IRQ stack memory (calculated at run-time) */
140.globl FIQ_STACK_START
141FIQ_STACK_START:
142 .word 0x0badc0de
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100143#endif
wdenkc6097192002-11-03 00:24:07 +0000144
Heiko Schocher5347f682010-09-17 13:10:46 +0200145/* IRQ stack memory (calculated at run-time) + 8 bytes */
146.globl IRQ_STACK_START_IN
147IRQ_STACK_START_IN:
148 .word 0x0badc0de
149
Heiko Schocher5347f682010-09-17 13:10:46 +0200150/*
151 * the actual reset code
152 */
153
154reset:
155 /*
156 * set the cpu to SVC32 mode
157 */
158 mrs r0,cpsr
159 bic r0,r0,#0x1f
160 orr r0,r0,#0xd3
161 msr cpsr,r0
162
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100163#ifndef CONFIG_SKIP_LOWLEVEL_INIT
164 bl cpu_init_crit
165#endif
Heiko Schocher5347f682010-09-17 13:10:46 +0200166
Marek Vasutabc20ab2011-11-26 07:20:07 +0100167#ifdef CONFIG_CPU_PXA25X
Marek Vasut7f4cfcf2011-11-05 19:26:47 +0100168 bl lock_cache_for_stack
169#endif
170
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000171 bl _main
Heiko Schocher5347f682010-09-17 13:10:46 +0200172
173/*------------------------------------------------------------------------------*/
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100174#ifndef CONFIG_SPL_BUILD
Heiko Schocher5347f682010-09-17 13:10:46 +0200175/*
Benoît Thébaudeau5c6db122013-04-11 09:35:53 +0000176 * void relocate_code(addr_moni)
Heiko Schocher5347f682010-09-17 13:10:46 +0200177 *
Benoît Thébaudeau959eaa72013-04-11 09:35:43 +0000178 * This function relocates the monitor code.
Heiko Schocher5347f682010-09-17 13:10:46 +0200179 */
180 .globl relocate_code
181relocate_code:
Benoît Thébaudeau5c6db122013-04-11 09:35:53 +0000182 mov r6, r0 /* save addr of destination */
Heiko Schocher5347f682010-09-17 13:10:46 +0200183
Marek Vasut7f4cfcf2011-11-05 19:26:47 +0100184/* Disable the Dcache RAM lock for stack now */
Marek Vasutabc20ab2011-11-26 07:20:07 +0100185#ifdef CONFIG_CPU_PXA25X
Łukasz Dałekdf3ad6c2013-01-12 11:39:27 +0000186 mov r12, lr
Marek Vasut7f4cfcf2011-11-05 19:26:47 +0100187 bl cpu_init_crit
Łukasz Dałekdf3ad6c2013-01-12 11:39:27 +0000188 mov lr, r12
Marek Vasut7f4cfcf2011-11-05 19:26:47 +0100189#endif
190
Heiko Schocher5347f682010-09-17 13:10:46 +0200191 adr r0, _start
Benoît Thébaudeau4b3db1c2013-04-11 09:35:45 +0000192 subs r9, r6, r0 /* r9 <- relocation offset */
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000193 beq relocate_done /* skip relocation */
Andreas Bießmanna78fb682010-12-01 00:58:33 +0100194 mov r1, r6 /* r1 <- scratch for copy_loop */
Benoît Thébaudeau7086e912013-04-11 09:35:46 +0000195 ldr r3, _image_copy_end_ofs
Marek Vasut6e96cf92010-10-20 19:36:39 +0200196 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocher5347f682010-09-17 13:10:46 +0200197
Heiko Schocher5347f682010-09-17 13:10:46 +0200198copy_loop:
Benoît Thébaudeau4b3db1c2013-04-11 09:35:45 +0000199 ldmia r0!, {r10-r11} /* copy from source address [r0] */
200 stmia r1!, {r10-r11} /* copy to target address [r1] */
Albert Aribaudda90d4c2010-10-05 16:06:39 +0200201 cmp r0, r2 /* until source end address [r2] */
202 blo copy_loop
Heiko Schocher5347f682010-09-17 13:10:46 +0200203
Aneesh V401bb302011-07-13 05:11:07 +0000204#ifndef CONFIG_SPL_BUILD
Marek Vasut6e96cf92010-10-20 19:36:39 +0200205 /*
206 * fix .rel.dyn relocations
207 */
208 ldr r0, _TEXT_BASE /* r0 <- Text base */
Marek Vasut6e96cf92010-10-20 19:36:39 +0200209 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
210 add r10, r10, r0 /* r10 <- sym table in FLASH */
211 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
212 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
213 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
214 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocher5347f682010-09-17 13:10:46 +0200215fixloop:
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100216 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
217 add r0, r0, r9 /* r0 <- location to fix up in RAM */
Marek Vasut6e96cf92010-10-20 19:36:39 +0200218 ldr r1, [r2, #4]
Andreas Bießmann1f52d892010-12-01 00:58:35 +0100219 and r7, r1, #0xff
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100220 cmp r7, #23 /* relative fixup? */
Marek Vasut6e96cf92010-10-20 19:36:39 +0200221 beq fixrel
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100222 cmp r7, #2 /* absolute fixup? */
Marek Vasut6e96cf92010-10-20 19:36:39 +0200223 beq fixabs
224 /* ignore unknown type of fixup */
225 b fixnext
226fixabs:
227 /* absolute fix: set location to (offset) symbol value */
228 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
229 add r1, r10, r1 /* r1 <- address of symbol in table */
230 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk36009452010-12-09 11:26:24 +0100231 add r1, r1, r9 /* r1 <- relocated sym addr */
Marek Vasut6e96cf92010-10-20 19:36:39 +0200232 b fixnext
233fixrel:
234 /* relative fix: increase location by offset */
235 ldr r1, [r0]
236 add r1, r1, r9
237fixnext:
238 str r1, [r0]
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100239 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocher5347f682010-09-17 13:10:46 +0200240 cmp r2, r3
Marek Vasut6e96cf92010-10-20 19:36:39 +0200241 blo fixloop
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100242#endif
Heiko Schocher5347f682010-09-17 13:10:46 +0200243
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000244relocate_done:
Heiko Schocher5347f682010-09-17 13:10:46 +0200245
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000246 bx lr
Heiko Schocher5347f682010-09-17 13:10:46 +0200247
Marek Vasut6e96cf92010-10-20 19:36:39 +0200248_rel_dyn_start_ofs:
249 .word __rel_dyn_start - _start
250_rel_dyn_end_ofs:
251 .word __rel_dyn_end - _start
252_dynsym_start_ofs:
253 .word __dynsym_start - _start
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000254
Marek Vasut2cad92f2010-09-28 15:44:10 +0200255#endif
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000256
257 .globl c_runtime_cpu_setup
258c_runtime_cpu_setup:
259
260 bx lr
261
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100262/*
263 *************************************************************************
264 *
265 * CPU_init_critical registers
266 *
267 * setup important registers
268 * setup memory timing
269 *
270 *************************************************************************
271 */
Marek Vasutabc20ab2011-11-26 07:20:07 +0100272#if !defined(CONFIG_SKIP_LOWLEVEL_INIT) || defined(CONFIG_CPU_PXA25X)
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100273cpu_init_crit:
274 /*
275 * flush v4 I/D caches
276 */
277 mov r0, #0
278 mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
279 mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
Marek Vasut2cad92f2010-09-28 15:44:10 +0200280
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100281 /*
282 * disable MMU stuff and caches
283 */
284 mrc p15, 0, r0, c1, c0, 0
285 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
286 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
287 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
288 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
289 mcr p15, 0, r0, c1, c0, 0
wdenkc6097192002-11-03 00:24:07 +0000290
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100291 mov pc, lr /* back to my caller */
Marek Vasutabc20ab2011-11-26 07:20:07 +0100292#endif /* !CONFIG_SKIP_LOWLEVEL_INIT || CONFIG_CPU_PXA25X */
wdenkc6097192002-11-03 00:24:07 +0000293
Aneesh V401bb302011-07-13 05:11:07 +0000294#ifndef CONFIG_SPL_BUILD
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100295/*
296 *************************************************************************
297 *
298 * Interrupt handling
299 *
300 *************************************************************************
301 */
302@
303@ IRQ stack frame.
304@
wdenkc6097192002-11-03 00:24:07 +0000305#define S_FRAME_SIZE 72
306
307#define S_OLD_R0 68
308#define S_PSR 64
309#define S_PC 60
310#define S_LR 56
311#define S_SP 52
312
313#define S_IP 48
314#define S_FP 44
315#define S_R10 40
316#define S_R9 36
317#define S_R8 32
318#define S_R7 28
319#define S_R6 24
320#define S_R5 20
321#define S_R4 16
322#define S_R3 12
323#define S_R2 8
324#define S_R1 4
325#define S_R0 0
326
327#define MODE_SVC 0x13
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100328#define I_BIT 0x80
wdenkc6097192002-11-03 00:24:07 +0000329
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100330/*
331 * use bad_save_user_regs for abort/prefetch/undef/swi ...
332 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
333 */
wdenkc6097192002-11-03 00:24:07 +0000334
335 .macro bad_save_user_regs
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100336 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
337 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
wdenkc6097192002-11-03 00:24:07 +0000338
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100339 ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
340 ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
341 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
wdenkc6097192002-11-03 00:24:07 +0000342
343 add r5, sp, #S_SP
344 mov r1, lr
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100345 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
346 mov r0, sp @ save current stack into r0 (param register)
wdenkc6097192002-11-03 00:24:07 +0000347 .endm
348
wdenkc6097192002-11-03 00:24:07 +0000349 .macro irq_save_user_regs
350 sub sp, sp, #S_FRAME_SIZE
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100351 stmia sp, {r0 - r12} @ Calling r0-r12
352 add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
353 stmdb r8, {sp, lr}^ @ Calling SP, LR
354 str lr, [r8, #0] @ Save calling PC
wdenk384ae022002-11-05 00:17:55 +0000355 mrs r6, spsr
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100356 str r6, [r8, #4] @ Save CPSR
357 str r0, [r8, #8] @ Save OLD_R0
wdenkc6097192002-11-03 00:24:07 +0000358 mov r0, sp
359 .endm
360
361 .macro irq_restore_user_regs
362 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
363 mov r0, r0
364 ldr lr, [sp, #S_PC] @ Get PC
365 add sp, sp, #S_FRAME_SIZE
366 subs pc, lr, #4 @ return & move spsr_svc into cpsr
367 .endm
368
369 .macro get_bad_stack
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100370 ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
wdenkc6097192002-11-03 00:24:07 +0000371
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100372 str lr, [r13] @ save caller lr in position 0 of saved stack
373 mrs lr, spsr @ get the spsr
374 str lr, [r13, #4] @ save spsr in position 1 of saved stack
wdenkc6097192002-11-03 00:24:07 +0000375
376 mov r13, #MODE_SVC @ prepare SVC-Mode
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100377 @ msr spsr_c, r13
378 msr spsr, r13 @ switch modes, make sure moves will execute
379 mov lr, pc @ capture return pc
380 movs pc, lr @ jump to next instruction & switch modes.
381 .endm
382
383 .macro get_bad_stack_swi
384 sub r13, r13, #4 @ space on current stack for scratch reg.
385 str r0, [r13] @ save R0's value.
386 ldr r0, IRQ_STACK_START_IN @ get data regions start
387 str lr, [r0] @ save caller lr in position 0 of saved stack
Tetsuyuki Kobayashi4411b2a2013-04-05 00:12:51 +0000388 mrs lr, spsr @ get the spsr
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100389 str lr, [r0, #4] @ save spsr in position 1 of saved stack
Tetsuyuki Kobayashi4411b2a2013-04-05 00:12:51 +0000390 ldr lr, [r0] @ restore lr
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100391 ldr r0, [r13] @ restore r0
392 add r13, r13, #4 @ pop stack entry
wdenkc6097192002-11-03 00:24:07 +0000393 .endm
394
395 .macro get_irq_stack @ setup IRQ stack
396 ldr sp, IRQ_STACK_START
397 .endm
398
399 .macro get_fiq_stack @ setup FIQ stack
400 ldr sp, FIQ_STACK_START
401 .endm
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100402#endif /* CONFIG_SPL_BUILD */
wdenkc6097192002-11-03 00:24:07 +0000403
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100404/*
405 * exception handlers
406 */
Aneesh V401bb302011-07-13 05:11:07 +0000407#ifdef CONFIG_SPL_BUILD
Marek Vasut5ab877b2010-07-06 02:48:35 +0200408 .align 5
409do_hang:
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100410 ldr sp, _TEXT_BASE /* use 32 words about stack */
Marek Vasut5ab877b2010-07-06 02:48:35 +0200411 bl hang /* hang and never return */
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100412#else /* !CONFIG_SPL_BUILD */
wdenk384ae022002-11-05 00:17:55 +0000413 .align 5
wdenkc6097192002-11-03 00:24:07 +0000414undefined_instruction:
415 get_bad_stack
416 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000417 bl do_undefined_instruction
wdenkc6097192002-11-03 00:24:07 +0000418
419 .align 5
420software_interrupt:
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100421 get_bad_stack_swi
wdenkc6097192002-11-03 00:24:07 +0000422 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000423 bl do_software_interrupt
wdenkc6097192002-11-03 00:24:07 +0000424
425 .align 5
426prefetch_abort:
427 get_bad_stack
428 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000429 bl do_prefetch_abort
wdenkc6097192002-11-03 00:24:07 +0000430
431 .align 5
432data_abort:
433 get_bad_stack
434 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000435 bl do_data_abort
wdenkc6097192002-11-03 00:24:07 +0000436
437 .align 5
438not_used:
439 get_bad_stack
440 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000441 bl do_not_used
wdenkc6097192002-11-03 00:24:07 +0000442
443#ifdef CONFIG_USE_IRQ
444
445 .align 5
446irq:
447 get_irq_stack
448 irq_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000449 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000450 irq_restore_user_regs
451
452 .align 5
453fiq:
454 get_fiq_stack
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100455 /* someone ought to write a more effiction fiq_save_user_regs */
456 irq_save_user_regs
457 bl do_fiq
wdenkc6097192002-11-03 00:24:07 +0000458 irq_restore_user_regs
459
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100460#else
wdenkc6097192002-11-03 00:24:07 +0000461
462 .align 5
463irq:
464 get_bad_stack
465 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000466 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000467
468 .align 5
469fiq:
470 get_bad_stack
471 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000472 bl do_fiq
wdenkc6097192002-11-03 00:24:07 +0000473
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100474#endif
475 .align 5
Aneesh V401bb302011-07-13 05:11:07 +0000476#endif /* CONFIG_SPL_BUILD */
Marek Vasut7f4cfcf2011-11-05 19:26:47 +0100477
478
479/*
480 * Enable MMU to use DCache as DRAM.
481 *
482 * This is useful on PXA25x and PXA26x in early bootstages, where there is no
483 * other possible memory available to hold stack.
484 */
Marek Vasutabc20ab2011-11-26 07:20:07 +0100485#ifdef CONFIG_CPU_PXA25X
Marek Vasut7f4cfcf2011-11-05 19:26:47 +0100486.macro CPWAIT reg
487 mrc p15, 0, \reg, c2, c0, 0
488 mov \reg, \reg
489 sub pc, pc, #4
490.endm
491lock_cache_for_stack:
492 /* Domain access -- enable for all CPs */
493 ldr r0, =0x0000ffff
494 mcr p15, 0, r0, c3, c0, 0
495
496 /* Point TTBR to MMU table */
497 ldr r0, =mmutable
498 mcr p15, 0, r0, c2, c0, 0
499
500 /* Kick in MMU, ICache, DCache, BTB */
501 mrc p15, 0, r0, c1, c0, 0
502 bic r0, #0x1b00
503 bic r0, #0x0087
504 orr r0, #0x1800
505 orr r0, #0x0005
506 mcr p15, 0, r0, c1, c0, 0
507 CPWAIT r0
508
509 /* Unlock Icache, Dcache */
510 mcr p15, 0, r0, c9, c1, 1
511 mcr p15, 0, r0, c9, c2, 1
512
513 /* Flush Icache, Dcache, BTB */
514 mcr p15, 0, r0, c7, c7, 0
515
516 /* Unlock I-TLB, D-TLB */
517 mcr p15, 0, r0, c10, c4, 1
518 mcr p15, 0, r0, c10, c8, 1
519
520 /* Flush TLB */
521 mcr p15, 0, r0, c8, c7, 0
522
523 /* Allocate 4096 bytes of Dcache as RAM */
524
525 /* Drain pending loads and stores */
526 mcr p15, 0, r0, c7, c10, 4
527
528 mov r4, #0x00
529 mov r5, #0x00
530 mov r2, #0x01
531 mcr p15, 0, r0, c9, c2, 0
532 CPWAIT r0
533
534 /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
535 mov r0, #128
536 ldr r1, =0xfffff000
537
538alloc:
539 mcr p15, 0, r1, c7, c2, 5
540 /* Drain pending loads and stores */
541 mcr p15, 0, r0, c7, c10, 4
542 strd r4, [r1], #8
543 strd r4, [r1], #8
544 strd r4, [r1], #8
545 strd r4, [r1], #8
546 subs r0, #0x01
547 bne alloc
548 /* Drain pending loads and stores */
549 mcr p15, 0, r0, c7, c10, 4
550 mov r2, #0x00
551 mcr p15, 0, r2, c9, c2, 0
552 CPWAIT r0
553
554 mov pc, lr
555
556.section .mmutable, "a"
557mmutable:
558 .align 14
559 /* 0x00000000 - 0xffe00000 : 1:1, uncached mapping */
560 .set __base, 0
561 .rept 0xfff
562 .word (__base << 20) | 0xc12
563 .set __base, __base + 1
564 .endr
565
566 /* 0xfff00000 : 1:1, cached mapping */
567 .word (0xfff << 20) | 0x1c1e
Marek Vasutabc20ab2011-11-26 07:20:07 +0100568#endif /* CONFIG_CPU_PXA25X */