blob: 0208afc4a636725922c1cbe9b5efdf8f9c7170ab [file] [log] [blame]
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +05301/*
2 * (C) Copyright 2013 Inc.
Jagan Tekib1c82da2015-06-27 00:51:31 +05303 * (C) Copyright 2015 Jagan Teki <jteki@openedev.com>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +05304 *
5 * Xilinx Zynq PS SPI controller driver (master mode only)
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#include <config.h>
11#include <common.h>
Jagan Tekib1c82da2015-06-27 00:51:31 +053012#include <dm.h>
13#include <errno.h>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053014#include <malloc.h>
15#include <spi.h>
Jagan Tekicdc9dd02015-06-27 00:51:34 +053016#include <fdtdec.h>
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053017#include <asm/io.h>
18#include <asm/arch/hardware.h>
19
Jagan Tekicdc9dd02015-06-27 00:51:34 +053020DECLARE_GLOBAL_DATA_PTR;
21
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053022/* zynq spi register bit masks ZYNQ_SPI_<REG>_<BIT>_MASK */
23#define ZYNQ_SPI_CR_MSA_MASK (1 << 15) /* Manual start enb */
24#define ZYNQ_SPI_CR_MCS_MASK (1 << 14) /* Manual chip select */
25#define ZYNQ_SPI_CR_CS_MASK (0xF << 10) /* Chip select */
26#define ZYNQ_SPI_CR_BRD_MASK (0x7 << 3) /* Baud rate div */
27#define ZYNQ_SPI_CR_CPHA_MASK (1 << 2) /* Clock phase */
28#define ZYNQ_SPI_CR_CPOL_MASK (1 << 1) /* Clock polarity */
29#define ZYNQ_SPI_CR_MSTREN_MASK (1 << 0) /* Mode select */
30#define ZYNQ_SPI_IXR_RXNEMPTY_MASK (1 << 4) /* RX_FIFO_not_empty */
31#define ZYNQ_SPI_IXR_TXOW_MASK (1 << 2) /* TX_FIFO_not_full */
32#define ZYNQ_SPI_IXR_ALL_MASK 0x7F /* All IXR bits */
33#define ZYNQ_SPI_ENR_SPI_EN_MASK (1 << 0) /* SPI Enable */
34
35#define ZYNQ_SPI_FIFO_DEPTH 128
36#ifndef CONFIG_SYS_ZYNQ_SPI_WAIT
37#define CONFIG_SYS_ZYNQ_SPI_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
38#endif
39
40/* zynq spi register set */
41struct zynq_spi_regs {
42 u32 cr; /* 0x00 */
43 u32 isr; /* 0x04 */
44 u32 ier; /* 0x08 */
45 u32 idr; /* 0x0C */
46 u32 imr; /* 0x10 */
47 u32 enr; /* 0x14 */
48 u32 dr; /* 0x18 */
49 u32 txdr; /* 0x1C */
50 u32 rxdr; /* 0x20 */
51};
52
Jagan Tekib1c82da2015-06-27 00:51:31 +053053
54/* zynq spi platform data */
55struct zynq_spi_platdata {
56 struct zynq_spi_regs *regs;
57 u32 frequency; /* input frequency */
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053058 u32 speed_hz;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053059};
60
Jagan Tekib1c82da2015-06-27 00:51:31 +053061/* zynq spi priv */
62struct zynq_spi_priv {
63 struct zynq_spi_regs *regs;
64 u8 mode;
65 u8 fifo_depth;
66 u32 freq; /* required frequency */
67};
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053068
Jagan Tekib1c82da2015-06-27 00:51:31 +053069static int zynq_spi_ofdata_to_platdata(struct udevice *bus)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053070{
Jagan Tekib1c82da2015-06-27 00:51:31 +053071 struct zynq_spi_platdata *plat = bus->platdata;
Jagan Tekicdc9dd02015-06-27 00:51:34 +053072 const void *blob = gd->fdt_blob;
73 int node = bus->of_offset;
Jagan Tekib1c82da2015-06-27 00:51:31 +053074
Jagan Tekicdc9dd02015-06-27 00:51:34 +053075 plat->regs = (struct zynq_spi_regs *)fdtdec_get_addr(blob, node, "reg");
76
77 /* FIXME: Use 250MHz as a suitable default */
78 plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
79 250000000);
Jagan Tekib1c82da2015-06-27 00:51:31 +053080 plat->speed_hz = plat->frequency / 2;
81
Jagan Tekicdc9dd02015-06-27 00:51:34 +053082 debug("zynq_spi_ofdata_to_platdata: regs=%p max-frequency=%d\n",
83 plat->regs, plat->frequency);
84
Jagan Tekib1c82da2015-06-27 00:51:31 +053085 return 0;
86}
87
88static void zynq_spi_init_hw(struct zynq_spi_priv *priv)
89{
90 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053091 u32 confr;
92
93 /* Disable SPI */
Jagan Tekib1c82da2015-06-27 00:51:31 +053094 writel(~ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053095
96 /* Disable Interrupts */
Jagan Tekib1c82da2015-06-27 00:51:31 +053097 writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->idr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +053098
99 /* Clear RX FIFO */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530100 while (readl(&regs->isr) &
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530101 ZYNQ_SPI_IXR_RXNEMPTY_MASK)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530102 readl(&regs->rxdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530103
104 /* Clear Interrupts */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530105 writel(ZYNQ_SPI_IXR_ALL_MASK, &regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530106
107 /* Manual slave select and Auto start */
108 confr = ZYNQ_SPI_CR_MCS_MASK | ZYNQ_SPI_CR_CS_MASK |
109 ZYNQ_SPI_CR_MSTREN_MASK;
110 confr &= ~ZYNQ_SPI_CR_MSA_MASK;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530111 writel(confr, &regs->cr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530112
113 /* Enable SPI */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530114 writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530115}
116
Jagan Tekib1c82da2015-06-27 00:51:31 +0530117static int zynq_spi_probe(struct udevice *bus)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530118{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530119 struct zynq_spi_platdata *plat = dev_get_platdata(bus);
120 struct zynq_spi_priv *priv = dev_get_priv(bus);
121
122 priv->regs = plat->regs;
123 priv->fifo_depth = ZYNQ_SPI_FIFO_DEPTH;
124
125 /* init the zynq spi hw */
126 zynq_spi_init_hw(priv);
127
128 return 0;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530129}
130
Jagan Tekib1c82da2015-06-27 00:51:31 +0530131static void spi_cs_activate(struct udevice *dev, uint cs)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530132{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530133 struct udevice *bus = dev->parent;
134 struct zynq_spi_priv *priv = dev_get_priv(bus);
135 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530136 u32 cr;
137
Jagan Tekib1c82da2015-06-27 00:51:31 +0530138 clrbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
139 cr = readl(&regs->cr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530140 /*
141 * CS cal logic: CS[13:10]
142 * xxx0 - cs0
143 * xx01 - cs1
144 * x011 - cs2
145 */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530146 cr |= (~(0x1 << cs) << 10) & ZYNQ_SPI_CR_CS_MASK;
147 writel(cr, &regs->cr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530148}
149
Jagan Tekib1c82da2015-06-27 00:51:31 +0530150static void spi_cs_deactivate(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530151{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530152 struct udevice *bus = dev->parent;
153 struct zynq_spi_priv *priv = dev_get_priv(bus);
154 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530155
Jagan Tekib1c82da2015-06-27 00:51:31 +0530156 setbits_le32(&regs->cr, ZYNQ_SPI_CR_CS_MASK);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530157}
158
Jagan Tekib1c82da2015-06-27 00:51:31 +0530159static int zynq_spi_claim_bus(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530160{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530161 struct udevice *bus = dev->parent;
162 struct zynq_spi_priv *priv = dev_get_priv(bus);
163 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530164
Jagan Tekib1c82da2015-06-27 00:51:31 +0530165 writel(ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530166
167 return 0;
168}
169
Jagan Tekib1c82da2015-06-27 00:51:31 +0530170static int zynq_spi_release_bus(struct udevice *dev)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530171{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530172 struct udevice *bus = dev->parent;
173 struct zynq_spi_priv *priv = dev_get_priv(bus);
174 struct zynq_spi_regs *regs = priv->regs;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530175
Jagan Tekib1c82da2015-06-27 00:51:31 +0530176 writel(~ZYNQ_SPI_ENR_SPI_EN_MASK, &regs->enr);
177
178 return 0;
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530179}
180
Jagan Tekib1c82da2015-06-27 00:51:31 +0530181static int zynq_spi_xfer(struct udevice *dev, unsigned int bitlen,
182 const void *dout, void *din, unsigned long flags)
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530183{
Jagan Tekib1c82da2015-06-27 00:51:31 +0530184 struct udevice *bus = dev->parent;
185 struct zynq_spi_priv *priv = dev_get_priv(bus);
186 struct zynq_spi_regs *regs = priv->regs;
187 struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530188 u32 len = bitlen / 8;
189 u32 tx_len = len, rx_len = len, tx_tvl;
190 const u8 *tx_buf = dout;
191 u8 *rx_buf = din, buf;
192 u32 ts, status;
193
194 debug("spi_xfer: bus:%i cs:%i bitlen:%i len:%i flags:%lx\n",
Jagan Tekib1c82da2015-06-27 00:51:31 +0530195 bus->seq, slave_plat->cs, bitlen, len, flags);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530196
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530197 if (bitlen % 8) {
198 debug("spi_xfer: Non byte aligned SPI transfer\n");
199 return -1;
200 }
201
202 if (flags & SPI_XFER_BEGIN)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530203 spi_cs_activate(dev, slave_plat->cs);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530204
205 while (rx_len > 0) {
206 /* Write the data into TX FIFO - tx threshold is fifo_depth */
207 tx_tvl = 0;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530208 while ((tx_tvl < priv->fifo_depth) && tx_len) {
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530209 if (tx_buf)
210 buf = *tx_buf++;
211 else
212 buf = 0;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530213 writel(buf, &regs->txdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530214 tx_len--;
215 tx_tvl++;
216 }
217
218 /* Check TX FIFO completion */
219 ts = get_timer(0);
Jagan Tekib1c82da2015-06-27 00:51:31 +0530220 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530221 while (!(status & ZYNQ_SPI_IXR_TXOW_MASK)) {
222 if (get_timer(ts) > CONFIG_SYS_ZYNQ_SPI_WAIT) {
223 printf("spi_xfer: Timeout! TX FIFO not full\n");
224 return -1;
225 }
Jagan Tekib1c82da2015-06-27 00:51:31 +0530226 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530227 }
228
229 /* Read the data from RX FIFO */
Jagan Tekib1c82da2015-06-27 00:51:31 +0530230 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530231 while (status & ZYNQ_SPI_IXR_RXNEMPTY_MASK) {
Jagan Tekib1c82da2015-06-27 00:51:31 +0530232 buf = readl(&regs->rxdr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530233 if (rx_buf)
234 *rx_buf++ = buf;
Jagan Tekib1c82da2015-06-27 00:51:31 +0530235 status = readl(&regs->isr);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530236 rx_len--;
237 }
238 }
239
240 if (flags & SPI_XFER_END)
Jagan Tekib1c82da2015-06-27 00:51:31 +0530241 spi_cs_deactivate(dev);
Jagannadha Sutradharudu Teki1465d052013-07-29 23:45:16 +0530242
243 return 0;
244}
Jagan Tekib1c82da2015-06-27 00:51:31 +0530245
246static int zynq_spi_set_speed(struct udevice *bus, uint speed)
247{
248 struct zynq_spi_platdata *plat = bus->platdata;
249 struct zynq_spi_priv *priv = dev_get_priv(bus);
250 struct zynq_spi_regs *regs = priv->regs;
251 uint32_t confr;
252 u8 baud_rate_val = 0;
253
254 if (speed > plat->frequency)
255 speed = plat->frequency;
256
257 /* Set the clock frequency */
258 confr = readl(&regs->cr);
259 if (speed == 0) {
260 /* Set baudrate x8, if the freq is 0 */
261 baud_rate_val = 0x2;
262 } else if (plat->speed_hz != speed) {
263 while ((baud_rate_val < 8) &&
264 ((plat->frequency /
265 (2 << baud_rate_val)) > speed))
266 baud_rate_val++;
267 plat->speed_hz = speed / (2 << baud_rate_val);
268 }
269 confr &= ~ZYNQ_SPI_CR_BRD_MASK;
270 confr |= (baud_rate_val << 3);
271
272 writel(confr, &regs->cr);
273 priv->freq = speed;
274
275 debug("zynq_spi_set_speed: regs=%p, mode=%d\n", priv->regs, priv->freq);
276
277 return 0;
278}
279
280static int zynq_spi_set_mode(struct udevice *bus, uint mode)
281{
282 struct zynq_spi_priv *priv = dev_get_priv(bus);
283 struct zynq_spi_regs *regs = priv->regs;
284 uint32_t confr;
285
286 /* Set the SPI Clock phase and polarities */
287 confr = readl(&regs->cr);
288 confr &= ~(ZYNQ_SPI_CR_CPHA_MASK | ZYNQ_SPI_CR_CPOL_MASK);
289
290 if (priv->mode & SPI_CPHA)
291 confr |= ZYNQ_SPI_CR_CPHA_MASK;
292 if (priv->mode & SPI_CPOL)
293 confr |= ZYNQ_SPI_CR_CPOL_MASK;
294
295 writel(confr, &regs->cr);
296 priv->mode = mode;
297
298 debug("zynq_spi_set_mode: regs=%p, mode=%d\n", priv->regs, priv->mode);
299
300 return 0;
301}
302
303static const struct dm_spi_ops zynq_spi_ops = {
304 .claim_bus = zynq_spi_claim_bus,
305 .release_bus = zynq_spi_release_bus,
306 .xfer = zynq_spi_xfer,
307 .set_speed = zynq_spi_set_speed,
308 .set_mode = zynq_spi_set_mode,
309};
310
311static const struct udevice_id zynq_spi_ids[] = {
Michal Simek40b383f2015-07-22 10:47:33 +0200312 { .compatible = "xlnx,zynq-spi-r1p6" },
Jagan Tekib1c82da2015-06-27 00:51:31 +0530313 { }
314};
315
316U_BOOT_DRIVER(zynq_spi) = {
317 .name = "zynq_spi",
318 .id = UCLASS_SPI,
319 .of_match = zynq_spi_ids,
320 .ops = &zynq_spi_ops,
321 .ofdata_to_platdata = zynq_spi_ofdata_to_platdata,
322 .platdata_auto_alloc_size = sizeof(struct zynq_spi_platdata),
323 .priv_auto_alloc_size = sizeof(struct zynq_spi_priv),
324 .probe = zynq_spi_probe,
325};