blob: 94e6b18e21cd9c8f65b6a1555566cc01a79d10de [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Graeme Russ98568f02012-12-02 04:55:11 +00002/*
3 * Taken from the linux kernel file of the same name
4 *
5 * (C) Copyright 2012
6 * Graeme Russ, <graeme.russ@gmail.com>
Graeme Russ98568f02012-12-02 04:55:11 +00007 */
8
9#ifndef _ASM_X86_MSR_INDEX_H
10#define _ASM_X86_MSR_INDEX_H
11
Simon Glasscd93d622020-05-10 11:40:13 -060012#ifndef __ASSEMBLY__
13#include <linux/bitops.h>
14#endif
15
Graeme Russ98568f02012-12-02 04:55:11 +000016/* CPU model specific register (MSR) numbers */
17
18/* x86-64 specific MSRs */
19#define MSR_EFER 0xc0000080 /* extended feature register */
20#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
21#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
22#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
23#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
24#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
25#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
26#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
27#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
28
29/* EFER bits: */
30#define _EFER_SCE 0 /* SYSCALL/SYSRET */
31#define _EFER_LME 8 /* Long mode enable */
32#define _EFER_LMA 10 /* Long mode active (read-only) */
33#define _EFER_NX 11 /* No execute enable */
34#define _EFER_SVME 12 /* Enable virtualization */
35#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
36#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
37
38#define EFER_SCE (1<<_EFER_SCE)
39#define EFER_LME (1<<_EFER_LME)
40#define EFER_LMA (1<<_EFER_LMA)
41#define EFER_NX (1<<_EFER_NX)
42#define EFER_SVME (1<<_EFER_SVME)
43#define EFER_LMSLE (1<<_EFER_LMSLE)
44#define EFER_FFXSR (1<<_EFER_FFXSR)
45
46/* Intel MSRs. Some also available on other CPUs */
Simon Glass8bf08b42016-03-06 19:28:04 -070047#define MSR_PIC_MSG_CONTROL 0x2e
48#define PLATFORM_INFO_SET_TDP (1 << 29)
49
Simon Glassebe002c2019-09-25 08:11:46 -060050#define MSR_MTRR_CAP_MSR 0x0fe
51#define MSR_MTRR_CAP_SMRR (1 << 11)
52#define MSR_MTRR_CAP_WC (1 << 10)
53#define MSR_MTRR_CAP_FIX (1 << 8)
54#define MSR_MTRR_CAP_VCNT 0xff
55
Graeme Russ98568f02012-12-02 04:55:11 +000056#define MSR_IA32_PERFCTR0 0x000000c1
57#define MSR_IA32_PERFCTR1 0x000000c2
58#define MSR_FSB_FREQ 0x000000cd
Simon Glassdc685842014-10-10 08:21:53 -060059#define MSR_NHM_PLATFORM_INFO 0x000000ce
Graeme Russ98568f02012-12-02 04:55:11 +000060
61#define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
62#define NHM_C3_AUTO_DEMOTE (1UL << 25)
63#define NHM_C1_AUTO_DEMOTE (1UL << 26)
64#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
Simon Glassdc685842014-10-10 08:21:53 -060065#define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
66#define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
Graeme Russ98568f02012-12-02 04:55:11 +000067
Simon Glassede97092015-04-29 22:26:02 -060068#define MSR_BSEL_CR_OVERCLOCK_CONTROL 0x000000cd
Simon Glassdc685842014-10-10 08:21:53 -060069#define MSR_PLATFORM_INFO 0x000000ce
Simon Glassede97092015-04-29 22:26:02 -060070#define MSR_PMG_CST_CONFIG_CONTROL 0x000000e2
71#define SINGLE_PCTL (1 << 11)
72
Graeme Russ98568f02012-12-02 04:55:11 +000073#define MSR_MTRRcap 0x000000fe
74#define MSR_IA32_BBL_CR_CTL 0x00000119
75#define MSR_IA32_BBL_CR_CTL3 0x0000011e
Simon Glassede97092015-04-29 22:26:02 -060076#define MSR_POWER_MISC 0x00000120
Simon Glass6a4c2372019-12-08 17:40:14 -070077#define FLUSH_DL1_L2 (1 << 8)
Simon Glassede97092015-04-29 22:26:02 -060078#define ENABLE_ULFM_AUTOCM_MASK (1 << 2)
79#define ENABLE_INDP_AUTOCM_MASK (1 << 3)
Graeme Russ98568f02012-12-02 04:55:11 +000080
Simon Glassebe002c2019-09-25 08:11:46 -060081#define MSR_EMULATE_PM_TIMER 0x121
82#define EMULATE_DELAY_OFFSET_VALUE 20
83#define EMULATE_PM_TMR_EN (1 << 16)
84#define EMULATE_DELAY_VALUE 0x13
85
Graeme Russ98568f02012-12-02 04:55:11 +000086#define MSR_IA32_SYSENTER_CS 0x00000174
87#define MSR_IA32_SYSENTER_ESP 0x00000175
88#define MSR_IA32_SYSENTER_EIP 0x00000176
89
90#define MSR_IA32_MCG_CAP 0x00000179
91#define MSR_IA32_MCG_STATUS 0x0000017a
92#define MSR_IA32_MCG_CTL 0x0000017b
93
Simon Glass8bf08b42016-03-06 19:28:04 -070094#define MSR_FLEX_RATIO 0x194
95#define FLEX_RATIO_LOCK (1 << 20)
96#define FLEX_RATIO_EN (1 << 16)
Simon Glassebe002c2019-09-25 08:11:46 -060097/* This is burst mode BIT 38 in IA32_MISC_ENABLE MSR at offset 1A0h */
98#define BURST_MODE_DISABLE (1 << 6)
Simon Glass8bf08b42016-03-06 19:28:04 -070099
Simon Glassf6d00da2019-09-25 08:56:39 -0600100#define MSR_IA32_MISC_ENABLE 0x000001a0
101
102/* MISC_ENABLE bits: architectural */
103#define MISC_ENABLE_FAST_STRING BIT_ULL(0)
104#define MISC_ENABLE_TCC BIT_ULL(1)
105#define MISC_DISABLE_TURBO BIT_ULL(6)
106#define MISC_ENABLE_EMON BIT_ULL(7)
107#define MISC_ENABLE_BTS_UNAVAIL BIT_ULL(11)
108#define MISC_ENABLE_PEBS_UNAVAIL BIT_ULL(12)
109#define MISC_ENABLE_ENHANCED_SPEEDSTEP BIT_ULL(16)
110#define MISC_ENABLE_MWAIT BIT_ULL(18)
111#define MISC_ENABLE_LIMIT_CPUID BIT_ULL(22)
112#define MISC_ENABLE_XTPR_DISABLE BIT_ULL(23)
113#define MISC_ENABLE_XD_DISABLE BIT_ULL(34)
114
115/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
116#define MISC_ENABLE_X87_COMPAT BIT_ULL(2)
117#define MISC_ENABLE_TM1 BIT_ULL(3)
118#define MISC_ENABLE_SPLIT_LOCK_DISABLE BIT_ULL(4)
119#define MISC_ENABLE_L3CACHE_DISABLE BIT_ULL(6)
120#define MISC_ENABLE_SUPPRESS_LOCK BIT_ULL(8)
121#define MISC_ENABLE_PREFETCH_DISABLE BIT_ULL(9)
122#define MISC_ENABLE_FERR BIT_ULL(10)
123#define MISC_ENABLE_FERR_MULTIPLEX BIT_ULL(10)
124#define MISC_ENABLE_TM2 BIT_ULL(13)
125#define MISC_ENABLE_ADJ_PREF_DISABLE BIT_ULL(19)
126#define MISC_ENABLE_SPEEDSTEP_LOCK BIT_ULL(20)
127#define MISC_ENABLE_L1D_CONTEXT BIT_ULL(24)
128#define MISC_ENABLE_DCU_PREF_DISABLE BIT_ULL(37)
129#define MISC_ENABLE_TURBO_DISABLE BIT_ULL(38)
130#define MISC_ENABLE_IP_PREF_DISABLE BIT_ULL(39)
131
Simon Glass8bf08b42016-03-06 19:28:04 -0700132#define MSR_TEMPERATURE_TARGET 0x1a2
Simon Glassebe002c2019-09-25 08:11:46 -0600133#define MSR_PREFETCH_CTL 0x1a4
134#define PREFETCH_L1_DISABLE (1 << 0)
135#define PREFETCH_L2_DISABLE (1 << 2)
Graeme Russ98568f02012-12-02 04:55:11 +0000136#define MSR_OFFCORE_RSP_0 0x000001a6
137#define MSR_OFFCORE_RSP_1 0x000001a7
Simon Glass8bf08b42016-03-06 19:28:04 -0700138#define MSR_MISC_PWR_MGMT 0x1aa
139#define MISC_PWR_MGMT_EIST_HW_DIS (1 << 0)
Simon Glassbdeb2bc2019-09-25 08:11:47 -0600140#define MSR_TURBO_RATIO_LIMIT 0x000001ad
Simon Glassdc685842014-10-10 08:21:53 -0600141
Simon Glass8bf08b42016-03-06 19:28:04 -0700142#define MSR_IA32_ENERGY_PERFORMANCE_BIAS 0x1b0
143#define ENERGY_POLICY_PERFORMANCE 0
144#define ENERGY_POLICY_NORMAL 6
145#define ENERGY_POLICY_POWERSAVE 15
146
Simon Glassf6d00da2019-09-25 08:56:39 -0600147#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
148
149#define PACKAGE_THERM_STATUS_PROCHOT BIT(0)
150#define PACKAGE_THERM_STATUS_POWER_LIMIT BIT(10)
151
152#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
153
154#define PACKAGE_THERM_INT_HIGH_ENABLE BIT(0)
155#define PACKAGE_THERM_INT_LOW_ENABLE BIT(1)
156#define PACKAGE_THERM_INT_PLN_ENABLE BIT(24)
157
Simon Glassdc685842014-10-10 08:21:53 -0600158#define MSR_LBR_SELECT 0x000001c8
159#define MSR_LBR_TOS 0x000001c9
Simon Glass8bf08b42016-03-06 19:28:04 -0700160#define MSR_IA32_PLATFORM_DCA_CAP 0x1f8
Simon Glassede97092015-04-29 22:26:02 -0600161#define MSR_POWER_CTL 0x000001fc
Simon Glassdc685842014-10-10 08:21:53 -0600162#define MSR_LBR_NHM_FROM 0x00000680
163#define MSR_LBR_NHM_TO 0x000006c0
164#define MSR_LBR_CORE_FROM 0x00000040
165#define MSR_LBR_CORE_TO 0x00000060
Graeme Russ98568f02012-12-02 04:55:11 +0000166
167#define MSR_IA32_PEBS_ENABLE 0x000003f1
168#define MSR_IA32_DS_AREA 0x00000600
169#define MSR_IA32_PERF_CAPABILITIES 0x00000345
Simon Glassdc685842014-10-10 08:21:53 -0600170#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
Graeme Russ98568f02012-12-02 04:55:11 +0000171
172#define MSR_MTRRfix64K_00000 0x00000250
173#define MSR_MTRRfix16K_80000 0x00000258
174#define MSR_MTRRfix16K_A0000 0x00000259
175#define MSR_MTRRfix4K_C0000 0x00000268
176#define MSR_MTRRfix4K_C8000 0x00000269
177#define MSR_MTRRfix4K_D0000 0x0000026a
178#define MSR_MTRRfix4K_D8000 0x0000026b
179#define MSR_MTRRfix4K_E0000 0x0000026c
180#define MSR_MTRRfix4K_E8000 0x0000026d
181#define MSR_MTRRfix4K_F0000 0x0000026e
182#define MSR_MTRRfix4K_F8000 0x0000026f
183#define MSR_MTRRdefType 0x000002ff
184
185#define MSR_IA32_CR_PAT 0x00000277
186
187#define MSR_IA32_DEBUGCTLMSR 0x000001d9
188#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
189#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
190#define MSR_IA32_LASTINTFROMIP 0x000001dd
191#define MSR_IA32_LASTINTTOIP 0x000001de
192
193/* DEBUGCTLMSR bits (others vary by model): */
Simon Glassdc685842014-10-10 08:21:53 -0600194#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
195/* single-step on branches */
Graeme Russ98568f02012-12-02 04:55:11 +0000196#define DEBUGCTLMSR_BTF (1UL << 1)
197#define DEBUGCTLMSR_TR (1UL << 6)
198#define DEBUGCTLMSR_BTS (1UL << 7)
199#define DEBUGCTLMSR_BTINT (1UL << 8)
200#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
201#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
202#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
203
Simon Glassdc685842014-10-10 08:21:53 -0600204#define MSR_IA32_POWER_CTL 0x000001fc
205
Graeme Russ98568f02012-12-02 04:55:11 +0000206#define MSR_IA32_MC0_CTL 0x00000400
207#define MSR_IA32_MC0_STATUS 0x00000401
208#define MSR_IA32_MC0_ADDR 0x00000402
209#define MSR_IA32_MC0_MISC 0x00000403
210
Simon Glassdc685842014-10-10 08:21:53 -0600211/* C-state Residency Counters */
212#define MSR_PKG_C3_RESIDENCY 0x000003f8
213#define MSR_PKG_C6_RESIDENCY 0x000003f9
214#define MSR_PKG_C7_RESIDENCY 0x000003fa
215#define MSR_CORE_C3_RESIDENCY 0x000003fc
216#define MSR_CORE_C6_RESIDENCY 0x000003fd
217#define MSR_CORE_C7_RESIDENCY 0x000003fe
218#define MSR_PKG_C2_RESIDENCY 0x0000060d
219#define MSR_PKG_C8_RESIDENCY 0x00000630
220#define MSR_PKG_C9_RESIDENCY 0x00000631
221#define MSR_PKG_C10_RESIDENCY 0x00000632
222
223/* Run Time Average Power Limiting (RAPL) Interface */
224
Simon Glassede97092015-04-29 22:26:02 -0600225#define MSR_PKG_POWER_SKU_UNIT 0x00000606
Simon Glassdc685842014-10-10 08:21:53 -0600226
Simon Glass8bf08b42016-03-06 19:28:04 -0700227#define MSR_C_STATE_LATENCY_CONTROL_0 0x60a
228#define MSR_C_STATE_LATENCY_CONTROL_1 0x60b
229#define MSR_C_STATE_LATENCY_CONTROL_2 0x60c
230#define MSR_C_STATE_LATENCY_CONTROL_3 0x633
231#define MSR_C_STATE_LATENCY_CONTROL_4 0x634
232#define MSR_C_STATE_LATENCY_CONTROL_5 0x635
233#define IRTL_VALID (1 << 15)
234#define IRTL_1_NS (0 << 10)
235#define IRTL_32_NS (1 << 10)
236#define IRTL_1024_NS (2 << 10)
237#define IRTL_32768_NS (3 << 10)
238#define IRTL_1048576_NS (4 << 10)
239#define IRTL_33554432_NS (5 << 10)
240#define IRTL_RESPONSE_MASK (0x3ff)
241
Simon Glassdc685842014-10-10 08:21:53 -0600242#define MSR_PKG_POWER_LIMIT 0x00000610
Simon Glass8bf08b42016-03-06 19:28:04 -0700243/* long duration in low dword, short duration in high dword */
244#define PKG_POWER_LIMIT_MASK 0x7fff
245#define PKG_POWER_LIMIT_EN (1 << 15)
246#define PKG_POWER_LIMIT_CLAMP (1 << 16)
247#define PKG_POWER_LIMIT_TIME_SHIFT 17
248#define PKG_POWER_LIMIT_TIME_MASK 0x7f
Simon Glass86c70e92019-12-06 21:42:34 -0700249/*
250 * For Mobile, RAPL default PL1 time window value set to 28 seconds.
251 * RAPL time window calculation defined as follows:
252 * Time Window = (float)((1+X/4)*(2*^Y), X Corresponds to [23:22],
253 * Y to [21:17] in MSR 0x610. 28 sec is equal to 0x6e.
254 */
255#define MB_POWER_LIMIT1_TIME_DEFAULT 0x6e
Simon Glass8bf08b42016-03-06 19:28:04 -0700256
Simon Glassdc685842014-10-10 08:21:53 -0600257#define MSR_PKG_ENERGY_STATUS 0x00000611
258#define MSR_PKG_PERF_STATUS 0x00000613
Simon Glass86c70e92019-12-06 21:42:34 -0700259#define MSR_PKG_POWER_SKU 0x614
Simon Glassdc685842014-10-10 08:21:53 -0600260
261#define MSR_DRAM_POWER_LIMIT 0x00000618
262#define MSR_DRAM_ENERGY_STATUS 0x00000619
263#define MSR_DRAM_PERF_STATUS 0x0000061b
264#define MSR_DRAM_POWER_INFO 0x0000061c
265
266#define MSR_PP0_POWER_LIMIT 0x00000638
267#define MSR_PP0_ENERGY_STATUS 0x00000639
268#define MSR_PP0_POLICY 0x0000063a
269#define MSR_PP0_PERF_STATUS 0x0000063b
270
271#define MSR_PP1_POWER_LIMIT 0x00000640
272#define MSR_PP1_ENERGY_STATUS 0x00000641
273#define MSR_PP1_POLICY 0x00000642
Simon Glass8bf08b42016-03-06 19:28:04 -0700274#define MSR_CONFIG_TDP_NOMINAL 0x00000648
275#define MSR_TURBO_ACTIVATION_RATIO 0x0000064c
Simon Glassdc685842014-10-10 08:21:53 -0600276#define MSR_CORE_C1_RES 0x00000660
Simon Glassede97092015-04-29 22:26:02 -0600277#define MSR_IACORE_RATIOS 0x0000066a
278#define MSR_IACORE_TURBO_RATIOS 0x0000066c
279#define MSR_IACORE_VIDS 0x0000066b
280#define MSR_IACORE_TURBO_VIDS 0x0000066d
281#define MSR_PKG_TURBO_CFG1 0x00000670
282#define MSR_CPU_TURBO_WKLD_CFG1 0x00000671
283#define MSR_CPU_TURBO_WKLD_CFG2 0x00000672
284#define MSR_CPU_THERM_CFG1 0x00000673
285#define MSR_CPU_THERM_CFG2 0x00000674
286#define MSR_CPU_THERM_SENS_CFG 0x00000675
Simon Glassdc685842014-10-10 08:21:53 -0600287
Graeme Russ98568f02012-12-02 04:55:11 +0000288#define MSR_AMD64_MC0_MASK 0xc0010044
289
290#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
291#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
292#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
293#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
294
295#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
296
297/* These are consecutive and not in the normal 4er MCE bank block */
298#define MSR_IA32_MC0_CTL2 0x00000280
299#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
300
301#define MSR_P6_PERFCTR0 0x000000c1
302#define MSR_P6_PERFCTR1 0x000000c2
303#define MSR_P6_EVNTSEL0 0x00000186
304#define MSR_P6_EVNTSEL1 0x00000187
305
Simon Glassdc685842014-10-10 08:21:53 -0600306#define MSR_KNC_PERFCTR0 0x00000020
307#define MSR_KNC_PERFCTR1 0x00000021
308#define MSR_KNC_EVNTSEL0 0x00000028
309#define MSR_KNC_EVNTSEL1 0x00000029
310
311/* Alternative perfctr range with full access. */
312#define MSR_IA32_PMC0 0x000004c1
313
Graeme Russ98568f02012-12-02 04:55:11 +0000314/* AMD64 MSRs. Not complete. See the architecture manual for a more
315 complete list. */
316
317#define MSR_AMD64_PATCH_LEVEL 0x0000008b
Simon Glassdc685842014-10-10 08:21:53 -0600318#define MSR_AMD64_TSC_RATIO 0xc0000104
Graeme Russ98568f02012-12-02 04:55:11 +0000319#define MSR_AMD64_NB_CFG 0xc001001f
320#define MSR_AMD64_PATCH_LOADER 0xc0010020
321#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
322#define MSR_AMD64_OSVW_STATUS 0xc0010141
Simon Glassdc685842014-10-10 08:21:53 -0600323#define MSR_AMD64_LS_CFG 0xc0011020
Graeme Russ98568f02012-12-02 04:55:11 +0000324#define MSR_AMD64_DC_CFG 0xc0011022
Simon Glassdc685842014-10-10 08:21:53 -0600325#define MSR_AMD64_BU_CFG2 0xc001102a
Graeme Russ98568f02012-12-02 04:55:11 +0000326#define MSR_AMD64_IBSFETCHCTL 0xc0011030
327#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
328#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
Simon Glassdc685842014-10-10 08:21:53 -0600329#define MSR_AMD64_IBSFETCH_REG_COUNT 3
330#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
Graeme Russ98568f02012-12-02 04:55:11 +0000331#define MSR_AMD64_IBSOPCTL 0xc0011033
332#define MSR_AMD64_IBSOPRIP 0xc0011034
333#define MSR_AMD64_IBSOPDATA 0xc0011035
334#define MSR_AMD64_IBSOPDATA2 0xc0011036
335#define MSR_AMD64_IBSOPDATA3 0xc0011037
336#define MSR_AMD64_IBSDCLINAD 0xc0011038
337#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
Simon Glassdc685842014-10-10 08:21:53 -0600338#define MSR_AMD64_IBSOP_REG_COUNT 7
339#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
Graeme Russ98568f02012-12-02 04:55:11 +0000340#define MSR_AMD64_IBSCTL 0xc001103a
341#define MSR_AMD64_IBSBRTARGET 0xc001103b
Simon Glassdc685842014-10-10 08:21:53 -0600342#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
343
344/* Fam 16h MSRs */
345#define MSR_F16H_L2I_PERF_CTL 0xc0010230
346#define MSR_F16H_L2I_PERF_CTR 0xc0010231
Graeme Russ98568f02012-12-02 04:55:11 +0000347
348/* Fam 15h MSRs */
349#define MSR_F15H_PERF_CTL 0xc0010200
350#define MSR_F15H_PERF_CTR 0xc0010201
Simon Glassdc685842014-10-10 08:21:53 -0600351#define MSR_F15H_NB_PERF_CTL 0xc0010240
352#define MSR_F15H_NB_PERF_CTR 0xc0010241
Graeme Russ98568f02012-12-02 04:55:11 +0000353
354/* Fam 10h MSRs */
355#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
356#define FAM10H_MMIO_CONF_ENABLE (1<<0)
357#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
358#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
359#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
360#define FAM10H_MMIO_CONF_BASE_SHIFT 20
361#define MSR_FAM10H_NODE_ID 0xc001100c
362
363/* K8 MSRs */
364#define MSR_K8_TOP_MEM1 0xc001001a
365#define MSR_K8_TOP_MEM2 0xc001001d
366#define MSR_K8_SYSCFG 0xc0010010
367#define MSR_K8_INT_PENDING_MSG 0xc0010055
368/* C1E active bits in int pending message */
369#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
370#define MSR_K8_TSEG_ADDR 0xc0010112
371#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
372#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
373#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
374
375/* K7 MSRs */
376#define MSR_K7_EVNTSEL0 0xc0010000
377#define MSR_K7_PERFCTR0 0xc0010004
378#define MSR_K7_EVNTSEL1 0xc0010001
379#define MSR_K7_PERFCTR1 0xc0010005
380#define MSR_K7_EVNTSEL2 0xc0010002
381#define MSR_K7_PERFCTR2 0xc0010006
382#define MSR_K7_EVNTSEL3 0xc0010003
383#define MSR_K7_PERFCTR3 0xc0010007
384#define MSR_K7_CLK_CTL 0xc001001b
385#define MSR_K7_HWCR 0xc0010015
386#define MSR_K7_FID_VID_CTL 0xc0010041
387#define MSR_K7_FID_VID_STATUS 0xc0010042
388
389/* K6 MSRs */
390#define MSR_K6_WHCR 0xc0000082
391#define MSR_K6_UWCCR 0xc0000085
392#define MSR_K6_EPMR 0xc0000086
393#define MSR_K6_PSOR 0xc0000087
394#define MSR_K6_PFIR 0xc0000088
395
396/* Centaur-Hauls/IDT defined MSRs. */
397#define MSR_IDT_FCR1 0x00000107
398#define MSR_IDT_FCR2 0x00000108
399#define MSR_IDT_FCR3 0x00000109
400#define MSR_IDT_FCR4 0x0000010a
401
402#define MSR_IDT_MCR0 0x00000110
403#define MSR_IDT_MCR1 0x00000111
404#define MSR_IDT_MCR2 0x00000112
405#define MSR_IDT_MCR3 0x00000113
406#define MSR_IDT_MCR4 0x00000114
407#define MSR_IDT_MCR5 0x00000115
408#define MSR_IDT_MCR6 0x00000116
409#define MSR_IDT_MCR7 0x00000117
410#define MSR_IDT_MCR_CTRL 0x00000120
411
412/* VIA Cyrix defined MSRs*/
413#define MSR_VIA_FCR 0x00001107
414#define MSR_VIA_LONGHAUL 0x0000110a
415#define MSR_VIA_RNG 0x0000110b
416#define MSR_VIA_BCR2 0x00001147
417
418/* Transmeta defined MSRs */
419#define MSR_TMTA_LONGRUN_CTRL 0x80868010
420#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
421#define MSR_TMTA_LRTI_READOUT 0x80868018
422#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
423
424/* Intel defined MSRs. */
425#define MSR_IA32_P5_MC_ADDR 0x00000000
426#define MSR_IA32_P5_MC_TYPE 0x00000001
427#define MSR_IA32_TSC 0x00000010
428#define MSR_IA32_PLATFORM_ID 0x00000017
429#define MSR_IA32_EBL_CR_POWERON 0x0000002a
430#define MSR_EBC_FREQUENCY_ID 0x0000002c
Simon Glassdc685842014-10-10 08:21:53 -0600431#define MSR_SMI_COUNT 0x00000034
Graeme Russ98568f02012-12-02 04:55:11 +0000432#define MSR_IA32_FEATURE_CONTROL 0x0000003a
Simon Glassdc685842014-10-10 08:21:53 -0600433#define MSR_IA32_TSC_ADJUST 0x0000003b
Graeme Russ98568f02012-12-02 04:55:11 +0000434
435#define FEATURE_CONTROL_LOCKED (1<<0)
436#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
437#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
438
439#define MSR_IA32_APICBASE 0x0000001b
440#define MSR_IA32_APICBASE_BSP (1<<8)
441#define MSR_IA32_APICBASE_ENABLE (1<<11)
442#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
443
Simon Glassdc685842014-10-10 08:21:53 -0600444#define MSR_IA32_TSCDEADLINE 0x000006e0
445
Graeme Russ98568f02012-12-02 04:55:11 +0000446#define MSR_IA32_UCODE_WRITE 0x00000079
447#define MSR_IA32_UCODE_REV 0x0000008b
448
449#define MSR_IA32_PERF_STATUS 0x00000198
450#define MSR_IA32_PERF_CTL 0x00000199
Simon Glassdc685842014-10-10 08:21:53 -0600451#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
452#define MSR_AMD_PERF_STATUS 0xc0010063
453#define MSR_AMD_PERF_CTL 0xc0010062
Graeme Russ98568f02012-12-02 04:55:11 +0000454
Simon Glassbb80be32014-11-24 21:18:16 -0700455#define MSR_PMG_CST_CONFIG_CTL 0x000000e2
456#define MSR_PMG_IO_CAPTURE_ADR 0x000000e4
Graeme Russ98568f02012-12-02 04:55:11 +0000457#define MSR_IA32_MPERF 0x000000e7
458#define MSR_IA32_APERF 0x000000e8
459
460#define MSR_IA32_THERM_CONTROL 0x0000019a
461#define MSR_IA32_THERM_INTERRUPT 0x0000019b
462
463#define THERM_INT_HIGH_ENABLE (1 << 0)
464#define THERM_INT_LOW_ENABLE (1 << 1)
465#define THERM_INT_PLN_ENABLE (1 << 24)
466
467#define MSR_IA32_THERM_STATUS 0x0000019c
468
469#define THERM_STATUS_PROCHOT (1 << 0)
470#define THERM_STATUS_POWER_LIMIT (1 << 10)
471
472#define MSR_THERM2_CTL 0x0000019d
473
474#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
475
Simon Glassdc685842014-10-10 08:21:53 -0600476#define MSR_IA32_TSC_DEADLINE 0x000006E0
477
Graeme Russ98568f02012-12-02 04:55:11 +0000478/* P4/Xeon+ specific */
479#define MSR_IA32_MCG_EAX 0x00000180
480#define MSR_IA32_MCG_EBX 0x00000181
481#define MSR_IA32_MCG_ECX 0x00000182
482#define MSR_IA32_MCG_EDX 0x00000183
483#define MSR_IA32_MCG_ESI 0x00000184
484#define MSR_IA32_MCG_EDI 0x00000185
485#define MSR_IA32_MCG_EBP 0x00000186
486#define MSR_IA32_MCG_ESP 0x00000187
487#define MSR_IA32_MCG_EFLAGS 0x00000188
488#define MSR_IA32_MCG_EIP 0x00000189
489#define MSR_IA32_MCG_RESERVED 0x0000018a
490
491/* Pentium IV performance counter MSRs */
492#define MSR_P4_BPU_PERFCTR0 0x00000300
493#define MSR_P4_BPU_PERFCTR1 0x00000301
494#define MSR_P4_BPU_PERFCTR2 0x00000302
495#define MSR_P4_BPU_PERFCTR3 0x00000303
496#define MSR_P4_MS_PERFCTR0 0x00000304
497#define MSR_P4_MS_PERFCTR1 0x00000305
498#define MSR_P4_MS_PERFCTR2 0x00000306
499#define MSR_P4_MS_PERFCTR3 0x00000307
500#define MSR_P4_FLAME_PERFCTR0 0x00000308
501#define MSR_P4_FLAME_PERFCTR1 0x00000309
502#define MSR_P4_FLAME_PERFCTR2 0x0000030a
503#define MSR_P4_FLAME_PERFCTR3 0x0000030b
504#define MSR_P4_IQ_PERFCTR0 0x0000030c
505#define MSR_P4_IQ_PERFCTR1 0x0000030d
506#define MSR_P4_IQ_PERFCTR2 0x0000030e
507#define MSR_P4_IQ_PERFCTR3 0x0000030f
508#define MSR_P4_IQ_PERFCTR4 0x00000310
509#define MSR_P4_IQ_PERFCTR5 0x00000311
510#define MSR_P4_BPU_CCCR0 0x00000360
511#define MSR_P4_BPU_CCCR1 0x00000361
512#define MSR_P4_BPU_CCCR2 0x00000362
513#define MSR_P4_BPU_CCCR3 0x00000363
514#define MSR_P4_MS_CCCR0 0x00000364
515#define MSR_P4_MS_CCCR1 0x00000365
516#define MSR_P4_MS_CCCR2 0x00000366
517#define MSR_P4_MS_CCCR3 0x00000367
518#define MSR_P4_FLAME_CCCR0 0x00000368
519#define MSR_P4_FLAME_CCCR1 0x00000369
520#define MSR_P4_FLAME_CCCR2 0x0000036a
521#define MSR_P4_FLAME_CCCR3 0x0000036b
522#define MSR_P4_IQ_CCCR0 0x0000036c
523#define MSR_P4_IQ_CCCR1 0x0000036d
524#define MSR_P4_IQ_CCCR2 0x0000036e
525#define MSR_P4_IQ_CCCR3 0x0000036f
526#define MSR_P4_IQ_CCCR4 0x00000370
527#define MSR_P4_IQ_CCCR5 0x00000371
528#define MSR_P4_ALF_ESCR0 0x000003ca
529#define MSR_P4_ALF_ESCR1 0x000003cb
530#define MSR_P4_BPU_ESCR0 0x000003b2
531#define MSR_P4_BPU_ESCR1 0x000003b3
532#define MSR_P4_BSU_ESCR0 0x000003a0
533#define MSR_P4_BSU_ESCR1 0x000003a1
534#define MSR_P4_CRU_ESCR0 0x000003b8
535#define MSR_P4_CRU_ESCR1 0x000003b9
536#define MSR_P4_CRU_ESCR2 0x000003cc
537#define MSR_P4_CRU_ESCR3 0x000003cd
538#define MSR_P4_CRU_ESCR4 0x000003e0
539#define MSR_P4_CRU_ESCR5 0x000003e1
540#define MSR_P4_DAC_ESCR0 0x000003a8
541#define MSR_P4_DAC_ESCR1 0x000003a9
542#define MSR_P4_FIRM_ESCR0 0x000003a4
543#define MSR_P4_FIRM_ESCR1 0x000003a5
544#define MSR_P4_FLAME_ESCR0 0x000003a6
545#define MSR_P4_FLAME_ESCR1 0x000003a7
546#define MSR_P4_FSB_ESCR0 0x000003a2
547#define MSR_P4_FSB_ESCR1 0x000003a3
548#define MSR_P4_IQ_ESCR0 0x000003ba
549#define MSR_P4_IQ_ESCR1 0x000003bb
550#define MSR_P4_IS_ESCR0 0x000003b4
551#define MSR_P4_IS_ESCR1 0x000003b5
552#define MSR_P4_ITLB_ESCR0 0x000003b6
553#define MSR_P4_ITLB_ESCR1 0x000003b7
554#define MSR_P4_IX_ESCR0 0x000003c8
555#define MSR_P4_IX_ESCR1 0x000003c9
556#define MSR_P4_MOB_ESCR0 0x000003aa
557#define MSR_P4_MOB_ESCR1 0x000003ab
558#define MSR_P4_MS_ESCR0 0x000003c0
559#define MSR_P4_MS_ESCR1 0x000003c1
560#define MSR_P4_PMH_ESCR0 0x000003ac
561#define MSR_P4_PMH_ESCR1 0x000003ad
562#define MSR_P4_RAT_ESCR0 0x000003bc
563#define MSR_P4_RAT_ESCR1 0x000003bd
564#define MSR_P4_SAAT_ESCR0 0x000003ae
565#define MSR_P4_SAAT_ESCR1 0x000003af
566#define MSR_P4_SSU_ESCR0 0x000003be
567#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
568
569#define MSR_P4_TBPU_ESCR0 0x000003c2
570#define MSR_P4_TBPU_ESCR1 0x000003c3
571#define MSR_P4_TC_ESCR0 0x000003c4
572#define MSR_P4_TC_ESCR1 0x000003c5
573#define MSR_P4_U2L_ESCR0 0x000003b0
574#define MSR_P4_U2L_ESCR1 0x000003b1
575
576#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
577
578/* Intel Core-based CPU performance counters */
579#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
580#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
581#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
582#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
583#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
584#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
585#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
586
587/* Geode defined MSRs */
588#define MSR_GEODE_BUSCONT_CONF0 0x00001900
589
590/* Intel VT MSRs */
591#define MSR_IA32_VMX_BASIC 0x00000480
592#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
593#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
594#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
595#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
596#define MSR_IA32_VMX_MISC 0x00000485
597#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
598#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
599#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
600#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
601#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
602#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
603#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
Simon Glassdc685842014-10-10 08:21:53 -0600604#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
605#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
606#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
607#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
608#define MSR_IA32_VMX_VMFUNC 0x00000491
Graeme Russ98568f02012-12-02 04:55:11 +0000609
Simon Glassebe002c2019-09-25 08:11:46 -0600610#define MSR_IA32_PQR_ASSOC 0xc8f
611/* MSR bits 33:32 encode slot number 0-3 */
612#define MSR_IA32_PQR_ASSOC_MASK (1 << 0 | 1 << 1)
613
614#define MSR_L2_QOS_MASK(reg) (0xd10 + (reg))
615
Simon Glassdc685842014-10-10 08:21:53 -0600616/* VMX_BASIC bits and bitmasks */
617#define VMX_BASIC_VMCS_SIZE_SHIFT 32
618#define VMX_BASIC_64 0x0001000000000000LLU
619#define VMX_BASIC_MEM_TYPE_SHIFT 50
620#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
621#define VMX_BASIC_MEM_TYPE_WB 6LLU
622#define VMX_BASIC_INOUT 0x0040000000000000LLU
623
624/* MSR_IA32_VMX_MISC bits */
625#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
626#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
Graeme Russ98568f02012-12-02 04:55:11 +0000627/* AMD-V MSRs */
628
629#define MSR_VM_CR 0xc0010114
630#define MSR_VM_IGNNE 0xc0010115
631#define MSR_VM_HSAVE_PA 0xc0010117
632
633#endif /* _ASM_X86_MSR_INDEX_H */