blob: d362197ed515481e11ba49802b44ee46c8c8ae72 [file] [log] [blame]
wdenk7d393ae2002-10-25 21:08:05 +00001/*
2 * (C) Copyright 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk7d393ae2002-10-25 21:08:05 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/***********************************************************
16 * High Level Configuration Options
17 * (easy to change)
18 ***********************************************************/
19#define CONFIG_405GP 1 /* This is a PPC405 CPU */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020020
21#define CONFIG_SYS_TEXT_BASE 0xFFF80000
22
wdenk7d393ae2002-10-25 21:08:05 +000023/***********************************************************
wdenkf3e0de62003-06-04 15:05:30 +000024 * Note that it may also be a MIP405T board which is a subset of the
25 * MIP405
26 ***********************************************************/
27/***********************************************************
28 * WARNING:
29 * CONFIG_BOOT_PCI is only used for first boot-up and should
30 * NOT be enabled for production bootloader
31 ***********************************************************/
wdenk8bde7f72003-06-27 21:31:46 +000032/*#define CONFIG_BOOT_PCI 1*/
wdenkf3e0de62003-06-04 15:05:30 +000033/***********************************************************
wdenk7d393ae2002-10-25 21:08:05 +000034 * Clock
35 ***********************************************************/
36#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
37
Jon Loeliger8353e132007-07-08 14:14:17 -050038/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050039 * BOOTP options
40 */
41#define CONFIG_BOOTP_BOOTFILESIZE
42#define CONFIG_BOOTP_BOOTPATH
43#define CONFIG_BOOTP_GATEWAY
44#define CONFIG_BOOTP_HOSTNAME
45
Jon Loeliger659e2f62007-07-10 09:10:49 -050046/*
Jon Loeliger8353e132007-07-08 14:14:17 -050047 * Command line configuration.
48 */
Jon Loeliger8353e132007-07-08 14:14:17 -050049#define CONFIG_CMD_DATE
Jon Loeliger8353e132007-07-08 14:14:17 -050050#define CONFIG_CMD_EEPROM
Jon Loeliger8353e132007-07-08 14:14:17 -050051#define CONFIG_CMD_IDE
52#define CONFIG_CMD_IRQ
53#define CONFIG_CMD_JFFS2
Jon Loeliger8353e132007-07-08 14:14:17 -050054#define CONFIG_CMD_PCI
Jon Loeliger8353e132007-07-08 14:14:17 -050055#define CONFIG_CMD_REGINFO
56#define CONFIG_CMD_SAVES
57#define CONFIG_CMD_BSP
58
wdenk7d393ae2002-10-25 21:08:05 +000059/**************************************************************
60 * I2C Stuff:
61 * the MIP405 is equiped with an Atmel 24C128/256 EEPROM at address
62 * 0x53.
63 * The Atmel EEPROM uses 16Bit addressing.
64 ***************************************************************/
65
Dirk Eibach880540d2013-04-25 02:40:01 +000066#define CONFIG_SYS_I2C
67#define CONFIG_SYS_I2C_PPC4XX
68#define CONFIG_SYS_I2C_PPC4XX_CH0
69#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
70#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenk7d393ae2002-10-25 21:08:05 +000071
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 /* EEPROM 24C128/256 */
73#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
wdenk7d393ae2002-10-25 21:08:05 +000074/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
76#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
wdenk7d393ae2002-10-25 21:08:05 +000077 /* 64 byte page write mode using*/
78 /* last 6 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenk7d393ae2002-10-25 21:08:05 +000080
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +020081#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020082#define CONFIG_ENV_OFFSET 0x00000 /* environment starts at the beginning of the EEPROM */
83#define CONFIG_ENV_SIZE 0x00800 /* 2k bytes may be used for env vars */
wdenk7d393ae2002-10-25 21:08:05 +000084
85/***************************************************************
86 * Definitions for Serial Presence Detect EEPROM address
87 * (to get SDRAM settings)
88 ***************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +000089/*#define SDRAM_EEPROM_WRITE_ADDRESS 0xA0
Wolfgang Denk53677ef2008-05-20 16:00:29 +020090#define SDRAM_EEPROM_READ_ADDRESS 0xA1
wdenkf3e0de62003-06-04 15:05:30 +000091*/
wdenk7d393ae2002-10-25 21:08:05 +000092/**************************************************************
93 * Environment definitions
94 **************************************************************/
wdenk7d393ae2002-10-25 21:08:05 +000095/* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
Wolfgang Denk2afbe4e2005-08-13 02:04:37 +020096/* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
wdenk7d393ae2002-10-25 21:08:05 +000097
wdenk3e386912003-04-05 00:53:31 +000098#define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
wdenk7d393ae2002-10-25 21:08:05 +000099#define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
100
101#define CONFIG_IPADDR 10.0.0.100
102#define CONFIG_SERVERIP 10.0.0.1
103#define CONFIG_PREBOOT
104/***************************************************************
wdenk7d393ae2002-10-25 21:08:05 +0000105 * defines if an overwrite_console function exists
106 *************************************************************/
wdenk7d393ae2002-10-25 21:08:05 +0000107/***************************************************************
108 * defines if the overwrite_console should be stored in the
109 * environment
110 **************************************************************/
wdenk7d393ae2002-10-25 21:08:05 +0000111
112/**************************************************************
113 * loads config
114 *************************************************************/
115#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk7d393ae2002-10-25 21:08:05 +0000117
118#define CONFIG_MISC_INIT_R
119/***********************************************************
120 * Miscellaneous configurable options
121 **********************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger8353e132007-07-08 14:14:17 -0500123#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk7d393ae2002-10-25 21:08:05 +0000125#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk7d393ae2002-10-25 21:08:05 +0000127#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
129#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
130#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk7d393ae2002-10-25 21:08:05 +0000131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
133#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
wdenk7d393ae2002-10-25 21:08:05 +0000134
Stefan Roese550650d2010-09-20 16:05:31 +0200135#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese550650d2010-09-20 16:05:31 +0200136#define CONFIG_SYS_NS16550_SERIAL
137#define CONFIG_SYS_NS16550_REG_SIZE 1
138#define CONFIG_SYS_NS16550_CLK get_serial_clock()
139
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
141#define CONFIG_SYS_BASE_BAUD 916667
wdenk7d393ae2002-10-25 21:08:05 +0000142
143/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk7d393ae2002-10-25 21:08:05 +0000145 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
146 57600, 115200, 230400, 460800, 921600 }
147
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
149#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenk7d393ae2002-10-25 21:08:05 +0000150
wdenk7d393ae2002-10-25 21:08:05 +0000151/*-----------------------------------------------------------------------
152 * PCI stuff
153 *-----------------------------------------------------------------------
154 */
155#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
156#define PCI_HOST_FORCE 1 /* configure as pci host */
157#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
158
Gabor Juhos842033e2013-05-30 07:06:12 +0000159#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenk7d393ae2002-10-25 21:08:05 +0000160#define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
wdenk7d393ae2002-10-25 21:08:05 +0000161 /* resource configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
163#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
164#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
165#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
166#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
167#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
168#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
169#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
wdenk7d393ae2002-10-25 21:08:05 +0000170
171/*-----------------------------------------------------------------------
172 * Start addresses for the final memory configuration
173 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk7d393ae2002-10-25 21:08:05 +0000175 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_SDRAM_BASE 0x00000000
177#define CONFIG_SYS_FLASH_BASE 0xFFF80000
178#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
179#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
180#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
wdenk7d393ae2002-10-25 21:08:05 +0000181
182/*
183 * For booting Linux, the board info and command line data
184 * have to be in the first 8 MB of memory, since this is
185 * the maximum mapped by the Linux kernel during initialization.
186 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk7d393ae2002-10-25 21:08:05 +0000188/*-----------------------------------------------------------------------
189 * FLASH organization
190 */
David Müller39441b32011-12-22 13:38:21 +0100191#define CONFIG_SYS_UPDATE_FLASH_SIZE
192#define CONFIG_SYS_FLASH_PROTECTION
193#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk7d393ae2002-10-25 21:08:05 +0000194
David Müller39441b32011-12-22 13:38:21 +0100195#define CONFIG_SYS_FLASH_CFI
196#define CONFIG_FLASH_CFI_DRIVER
197
198#define CONFIG_FLASH_SHOW_PROGRESS 45
199
200#define CONFIG_SYS_MAX_FLASH_BANKS 1
201#define CONFIG_SYS_MAX_FLASH_SECT 256
wdenk7d393ae2002-10-25 21:08:05 +0000202
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200203/*
204 * JFFS2 partitions
205 *
206 */
207/* No command line, one static partition, whole device */
Stefan Roese68d7d652009-03-19 13:30:36 +0100208#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200209#define CONFIG_JFFS2_DEV "nor0"
210#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
211#define CONFIG_JFFS2_PART_OFFSET 0x00000000
212
213/* mtdparts command line support */
214/* Note: fake mtd_id used, no linux mtd map file */
215/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100216#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200217#define MTDIDS_DEFAULT "nor0=mip405-0"
218#define MTDPARTS_DEFAULT "mtdparts=mip405-0:-(jffs2)"
219*/
wdenk63e73c92004-02-23 22:22:28 +0000220
wdenk7d393ae2002-10-25 21:08:05 +0000221/*-----------------------------------------------------------------------
wdenk63e73c92004-02-23 22:22:28 +0000222 * Logbuffer Configuration
223 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200224#undef CONFIG_LOGBUFFER /* supported but not enabled */
wdenk63e73c92004-02-23 22:22:28 +0000225/*-----------------------------------------------------------------------
226 * Bootcountlimit Configuration
227 */
228#undef CONFIG_BOOTCOUNT_LIMIT /* supported but not enabled */
229
230/*-----------------------------------------------------------------------
231 * POST Configuration
232 */
233#if 0 /* enable this if POST is desired (is supported but not enabled) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
235 CONFIG_SYS_POST_CPU | \
236 CONFIG_SYS_POST_RTC | \
237 CONFIG_SYS_POST_I2C)
wdenk63e73c92004-02-23 22:22:28 +0000238
239#endif
wdenk7d393ae2002-10-25 21:08:05 +0000240/*
241 * Init Memory Controller:
242 */
wdenk7205e402003-09-10 22:30:53 +0000243#define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
244#define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
245/* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
246#define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
wdenk7d393ae2002-10-25 21:08:05 +0000247
David Müller39441b32011-12-22 13:38:21 +0100248#define CONFIG_BOARD_EARLY_INIT_R
wdenk7d393ae2002-10-25 21:08:05 +0000249
250/* Peripheral Bus Mapping */
251#define PER_PLD_ADDR 0xF4000000 /* smallest window is 1MByte 0x10 0000*/
252#define PER_UART0_ADDR 0xF4100000 /* smallest window is 1MByte 0x10 0000*/
253#define PER_UART1_ADDR 0xF4200000 /* smallest window is 1MByte 0x10 0000*/
254
255#define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200256#define CONFIG_PORT_ADDR PER_PLD_ADDR + 5
wdenk7d393ae2002-10-25 21:08:05 +0000257
wdenk7d393ae2002-10-25 21:08:05 +0000258/*-----------------------------------------------------------------------
259 * Definitions for initial stack pointer and data area (in On Chip SRAM)
260 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_TEMP_STACK_OCM 1
262#define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
263#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
264#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200265#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200266#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenk63e73c92004-02-23 22:22:28 +0000267/* reserve some memory for POST and BOOT limit info */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
wdenk63e73c92004-02-23 22:22:28 +0000269
wdenk63e73c92004-02-23 22:22:28 +0000270#ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 12)
wdenk63e73c92004-02-23 22:22:28 +0000272#endif
wdenk7d393ae2002-10-25 21:08:05 +0000273
wdenk7d393ae2002-10-25 21:08:05 +0000274/***********************************************************************
275 * External peripheral base address
276 ***********************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
wdenk7d393ae2002-10-25 21:08:05 +0000278
279/***********************************************************************
280 * Last Stage Init
281 ***********************************************************************/
282#define CONFIG_LAST_STAGE_INIT
283/************************************************************
284 * Ethernet Stuff
285 ***********************************************************/
Ben Warren96e21f82008-10-27 23:50:15 -0700286#define CONFIG_PPC4xx_EMAC
wdenk7d393ae2002-10-25 21:08:05 +0000287#define CONFIG_MII 1 /* MII PHY management */
288#define CONFIG_PHY_ADDR 1 /* PHY address */
wdenk63e73c92004-02-23 22:22:28 +0000289#define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */
290#define CONFIG_PHY_CMD_DELAY 40 /* Intel LXT971A needs this */
wdenk7d393ae2002-10-25 21:08:05 +0000291/************************************************************
292 * RTC
293 ***********************************************************/
294#define CONFIG_RTC_MC146818
295#undef CONFIG_WATCHDOG /* watchdog disabled */
296
297/************************************************************
298 * IDE/ATA stuff
299 ************************************************************/
Tom Riniadf32ad2016-09-19 21:55:34 -0400300#if defined(CONFIG_TARGET_MIP405T)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_IDE_MAXBUS 1 /* MIP405T has only one IDE bus */
wdenkf3e0de62003-06-04 15:05:30 +0000302#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
wdenkf3e0de62003-06-04 15:05:30 +0000304#endif
305
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
wdenk7d393ae2002-10-25 21:08:05 +0000307
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
309#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
310#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
311#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
312#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
313#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
wdenk7d393ae2002-10-25 21:08:05 +0000314
315#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
316#undef CONFIG_IDE_LED /* no led for ide supported */
317#define CONFIG_IDE_RESET /* reset for ide supported... */
318#define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
wdenk7205e402003-09-10 22:30:53 +0000319#define CONFIG_SUPPORT_VFAT
wdenk7d393ae2002-10-25 21:08:05 +0000320/************************************************************
321 * ATAPI support (experimental)
322 ************************************************************/
323#define CONFIG_ATAPI /* enable ATAPI Support */
324
325/************************************************************
wdenk7d393ae2002-10-25 21:08:05 +0000326 * DISK Partition support
327 ************************************************************/
wdenk7d393ae2002-10-25 21:08:05 +0000328
329/************************************************************
wdenk7d393ae2002-10-25 21:08:05 +0000330 * Video support
331 ************************************************************/
wdenk7d393ae2002-10-25 21:08:05 +0000332#define CONFIG_VIDEO_LOGO
wdenk7d393ae2002-10-25 21:08:05 +0000333#undef CONFIG_VIDEO_ONBOARD
334/************************************************************
335 * USB support EXPERIMENTAL
336 ************************************************************/
Tom Riniadf32ad2016-09-19 21:55:34 -0400337#if !defined(CONFIG_TARGET_MIP405T)
wdenk7d393ae2002-10-25 21:08:05 +0000338#define CONFIG_USB_UHCI
wdenk7d393ae2002-10-25 21:08:05 +0000339
340/* Enable needed helper functions */
wdenkf3e0de62003-06-04 15:05:30 +0000341#endif
wdenk7d393ae2002-10-25 21:08:05 +0000342/************************************************************
343 * Debug support
344 ************************************************************/
Jon Loeliger8353e132007-07-08 14:14:17 -0500345#if defined(CONFIG_CMD_KGDB)
wdenk7d393ae2002-10-25 21:08:05 +0000346#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk7d393ae2002-10-25 21:08:05 +0000347#endif
348
349/************************************************************
wdenka2663ea2003-12-07 18:32:37 +0000350 * support BZIP2 compression
351 ************************************************************/
352#define CONFIG_BZIP2 1
353
wdenk7d393ae2002-10-25 21:08:05 +0000354#endif /* __CONFIG_H */