blob: 5410a56c53cfdfa737012036d792c8f48a130587 [file] [log] [blame]
stroese071d8972003-05-23 11:35:47 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <asm/processor.h>
26#include <command.h>
stroese071d8972003-05-23 11:35:47 +000027#include <malloc.h>
28
stroese071d8972003-05-23 11:35:47 +000029
stroeseef9e8682003-09-12 08:46:58 +000030/* fpga configuration data - not compressed, generated by bin2c */
31const unsigned char fpgadata[] =
32{
33#include "fpgadata.c"
34};
35int filesize = sizeof(fpgadata);
stroese071d8972003-05-23 11:35:47 +000036
37
38int board_pre_init (void)
39{
40 /*
41 * IRQ 0-15 405GP internally generated; active high; level sensitive
42 * IRQ 16 405GP internally generated; active low; level sensitive
43 * IRQ 17-24 RESERVED
44 * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
45 * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
46 * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
47 * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
48 * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
49 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
50 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
51 */
52 mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
53 mtdcr(uicer, 0x00000000); /* disable all ints */
54 mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
55 mtdcr(uicpr, 0xFFFFFF81); /* set int polarities */
56 mtdcr(uictr, 0x10000000); /* set int trigger levels */
57 mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
58 mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
59
60 /*
61 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
62 */
63 mtebc (epcr, 0xa8400000);
64
65 return 0;
66}
67
68
69/* ------------------------------------------------------------------------- */
70
71int misc_init_f (void)
72{
73 return 0; /* dummy implementation */
74}
75
76
77int misc_init_r (void)
78{
stroese071d8972003-05-23 11:35:47 +000079 return (0);
80}
81
82
83/*
84 * Check Board Identity:
85 */
86
87int checkboard (void)
88{
89 unsigned char str[64];
90 int i = getenv_r ("serial#", str, sizeof(str));
91
92 puts ("Board: ");
93
94 if (i == -1) {
stroeseef9e8682003-09-12 08:46:58 +000095 puts ("### No HW ID - assuming PMC405");
stroese071d8972003-05-23 11:35:47 +000096 } else {
97 puts(str);
98 }
99
100 putc ('\n');
101
102 return 0;
103}
104
105/* ------------------------------------------------------------------------- */
106
107long int initdram (int board_type)
108{
109 unsigned long val;
110
111 mtdcr(memcfga, mem_mb0cf);
112 val = mfdcr(memcfgd);
113
114#if 0
115 printf("\nmb0cf=%x\n", val); /* test-only */
116 printf("strap=%x\n", mfdcr(strap)); /* test-only */
117#endif
118
119 return (4*1024*1024 << ((val & 0x000e0000) >> 17));
120}
121
122/* ------------------------------------------------------------------------- */
123
124int testdram (void)
125{
126 /* TODO: XXX XXX XXX */
127 printf ("test: 16 MB - ok\n");
128
129 return (0);
130}
131
132/* ------------------------------------------------------------------------- */