blob: fd31c739642b5698f3b7e4da0334aef0c9b1058c [file] [log] [blame]
Dirk Behme9d0fc812009-01-28 21:39:57 +01001/*
2 * Configuration settings for the Gumstix Overo board.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
Andreas Müller0f8d3eb2012-01-04 15:26:21 +000016 * Foundation, Inc.
Dirk Behme9d0fc812009-01-28 21:39:57 +010017 */
18
19#ifndef __CONFIG_H
20#define __CONFIG_H
Dirk Behme9d0fc812009-01-28 21:39:57 +010021
22/*
23 * High Level Configuration Options
24 */
Andreas Müller0f8d3eb2012-01-04 15:26:21 +000025#define CONFIG_OMAP /* in a TI OMAP core */
26#define CONFIG_OMAP34XX /* which is a 34XX */
27#define CONFIG_OMAP3_OVERO /* working with overo */
Marek Vasut308252a2012-07-21 05:02:23 +000028#define CONFIG_OMAP_GPIO
Dirk Behme9d0fc812009-01-28 21:39:57 +010029
Andreas Müller0f8d3eb2012-01-04 15:26:21 +000030#define CONFIG_SDRC /* The chip has SDRC controller */
Vaibhav Hiremathcae377b2010-06-07 15:20:34 -040031
Andreas Müller0f8d3eb2012-01-04 15:26:21 +000032#include <asm/arch/cpu.h> /* get chip and board defs */
Dirk Behme9d0fc812009-01-28 21:39:57 +010033#include <asm/arch/omap3.h>
34
Sanjeev Premi6a6b62e2009-04-27 21:27:27 +053035/*
36 * Display CPU and Board information
37 */
Andreas Müller0f8d3eb2012-01-04 15:26:21 +000038#define CONFIG_DISPLAY_CPUINFO
39#define CONFIG_DISPLAY_BOARDINFO
Sanjeev Premi6a6b62e2009-04-27 21:27:27 +053040
Dirk Behme9d0fc812009-01-28 21:39:57 +010041/* Clock Defines */
42#define V_OSCK 26000000 /* Clock output from T2 */
43#define V_SCLK (V_OSCK >> 1)
44
Dirk Behme9d0fc812009-01-28 21:39:57 +010045#define CONFIG_MISC_INIT_R
46
Andreas Müller0f8d3eb2012-01-04 15:26:21 +000047#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
48#define CONFIG_SETUP_MEMORY_TAGS
49#define CONFIG_INITRD_TAG
50#define CONFIG_REVISION_TAG
Dirk Behme9d0fc812009-01-28 21:39:57 +010051
Andreas Müller0f8d3eb2012-01-04 15:26:21 +000052#define CONFIG_OF_LIBFDT
Grant Likely2fa8ca92011-03-28 09:59:07 +000053
Dirk Behme9d0fc812009-01-28 21:39:57 +010054/*
55 * Size of malloc() pool
56 */
Andreas Müller0f8d3eb2012-01-04 15:26:21 +000057#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
Dirk Behme9d0fc812009-01-28 21:39:57 +010058 /* Sector */
Andreas Müller0f8d3eb2012-01-04 15:26:21 +000059#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Dirk Behme9d0fc812009-01-28 21:39:57 +010060
61/*
62 * Hardware drivers
63 */
64
65/*
66 * NS16550 Configuration
67 */
Andreas Müller0f8d3eb2012-01-04 15:26:21 +000068#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
Dirk Behme9d0fc812009-01-28 21:39:57 +010069
70#define CONFIG_SYS_NS16550
71#define CONFIG_SYS_NS16550_SERIAL
72#define CONFIG_SYS_NS16550_REG_SIZE (-4)
73#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
74
75/*
76 * select serial console configuration
77 */
78#define CONFIG_CONS_INDEX 3
79#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
80#define CONFIG_SERIAL3 3
81
82/* allow to overwrite serial and ethaddr */
83#define CONFIG_ENV_OVERWRITE
84#define CONFIG_BAUDRATE 115200
85#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \
86 115200}
Andreas Müller0f8d3eb2012-01-04 15:26:21 +000087#define CONFIG_GENERIC_MMC
88#define CONFIG_MMC
89#define CONFIG_OMAP_HSMMC
90#define CONFIG_DOS_PARTITION
Dirk Behme9d0fc812009-01-28 21:39:57 +010091
92/* commands to include */
93#include <config_cmd_default.h>
94
Steve Sakoman68b0fbf2010-09-29 13:58:34 -070095#define CONFIG_CMD_CACHE
Dirk Behme9d0fc812009-01-28 21:39:57 +010096#define CONFIG_CMD_EXT2 /* EXT2 Support */
97#define CONFIG_CMD_FAT /* FAT support */
98#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
99
100#define CONFIG_CMD_I2C /* I2C serial bus support */
101#define CONFIG_CMD_MMC /* MMC support */
102#define CONFIG_CMD_NAND /* NAND support */
103
104#undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
105#undef CONFIG_CMD_FPGA /* FPGA configuration Support */
106#undef CONFIG_CMD_IMI /* iminfo */
107#undef CONFIG_CMD_IMLS /* List all found images */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100108#undef CONFIG_CMD_NFS /* NFS support */
Olof Johanssondf382622009-09-29 10:22:45 -0400109#define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100110
111#define CONFIG_SYS_NO_FLASH
Andreas Müller0f8d3eb2012-01-04 15:26:21 +0000112#define CONFIG_HARD_I2C
Dirk Behme9d0fc812009-01-28 21:39:57 +0100113#define CONFIG_SYS_I2C_SPEED 100000
114#define CONFIG_SYS_I2C_SLAVE 1
Andreas Müller0f8d3eb2012-01-04 15:26:21 +0000115#define CONFIG_I2C_MULTI_BUS
116#define CONFIG_DRIVER_OMAP34XX_I2C
Dirk Behme9d0fc812009-01-28 21:39:57 +0100117
118/*
Tom Rix2c155132009-06-28 12:52:30 -0500119 * TWL4030
120 */
Andreas Müller0f8d3eb2012-01-04 15:26:21 +0000121#define CONFIG_TWL4030_POWER
122#define CONFIG_TWL4030_LED
Tom Rix2c155132009-06-28 12:52:30 -0500123
124/*
Dirk Behme9d0fc812009-01-28 21:39:57 +0100125 * Board NAND Info.
126 */
Andreas Müller0f8d3eb2012-01-04 15:26:21 +0000127#define CONFIG_SYS_NAND_QUIET_TEST
Dirk Behme9d0fc812009-01-28 21:39:57 +0100128#define CONFIG_NAND_OMAP_GPMC
129#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
130 /* to access nand */
131#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
132 /* to access nand */
133 /* at CS0 */
Andreas Müller0f8d3eb2012-01-04 15:26:21 +0000134#define GPMC_NAND_ECC_LP_x16_LAYOUT
Dirk Behme9d0fc812009-01-28 21:39:57 +0100135
136#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
137 /* devices */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100138#define CONFIG_JFFS2_NAND
139/* nand device jffs2 lives on */
140#define CONFIG_JFFS2_DEV "nand0"
141/* start of jffs2 partition */
142#define CONFIG_JFFS2_PART_OFFSET 0x680000
143#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
144 /* partition */
145
146/* Environment information */
147#define CONFIG_BOOTDELAY 5
148
149#define CONFIG_EXTRA_ENV_SETTINGS \
150 "loadaddr=0x82000000\0" \
Philip Balister75b988a2011-10-11 11:23:21 +0000151 "console=ttyO2,115200n8\0" \
Steve Sakoman5af32462010-02-03 14:39:14 -0800152 "mpurate=500\0" \
Philip Balistere6847db2011-10-11 11:23:23 +0000153 "optargs=\0" \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400154 "vram=12M\0" \
155 "dvimode=1024x768MR-16@60\0" \
156 "defaultdisplay=dvi\0" \
Steve Sakomancd7c5722010-09-19 21:21:07 -0700157 "mmcdev=0\0" \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400158 "mmcroot=/dev/mmcblk0p2 rw\0" \
159 "mmcrootfstype=ext3 rootwait\0" \
Steve Sakoman254973e2011-09-30 09:20:57 +0000160 "nandroot=ubi0:rootfs ubi.mtd=4\0" \
161 "nandrootfstype=ubifs\0" \
Dirk Behme9d0fc812009-01-28 21:39:57 +0100162 "mmcargs=setenv bootargs console=${console} " \
Philip Balistere6847db2011-10-11 11:23:23 +0000163 "${optargs} " \
Steve Sakoman5af32462010-02-03 14:39:14 -0800164 "mpurate=${mpurate} " \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400165 "vram=${vram} " \
166 "omapfb.mode=dvi:${dvimode} " \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400167 "omapdss.def_disp=${defaultdisplay} " \
168 "root=${mmcroot} " \
169 "rootfstype=${mmcrootfstype}\0" \
Dirk Behme9d0fc812009-01-28 21:39:57 +0100170 "nandargs=setenv bootargs console=${console} " \
Philip Balistere6847db2011-10-11 11:23:23 +0000171 "${optargs} " \
Steve Sakoman5af32462010-02-03 14:39:14 -0800172 "mpurate=${mpurate} " \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400173 "vram=${vram} " \
174 "omapfb.mode=dvi:${dvimode} " \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400175 "omapdss.def_disp=${defaultdisplay} " \
176 "root=${nandroot} " \
177 "rootfstype=${nandrootfstype}\0" \
Steve Sakomancd7c5722010-09-19 21:21:07 -0700178 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Dirk Behme9d0fc812009-01-28 21:39:57 +0100179 "bootscript=echo Running bootscript from mmc ...; " \
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200180 "source ${loadaddr}\0" \
Steve Sakomancd7c5722010-09-19 21:21:07 -0700181 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Dirk Behme9d0fc812009-01-28 21:39:57 +0100182 "mmcboot=echo Booting from mmc ...; " \
183 "run mmcargs; " \
184 "bootm ${loadaddr}\0" \
185 "nandboot=echo Booting from nand ...; " \
186 "run nandargs; " \
187 "nand read ${loadaddr} 280000 400000; " \
188 "bootm ${loadaddr}\0" \
189
190#define CONFIG_BOOTCOMMAND \
Andrew Bradford66968112012-10-01 05:06:52 +0000191 "mmc dev ${mmcdev}; if mmc rescan; then " \
Dirk Behme9d0fc812009-01-28 21:39:57 +0100192 "if run loadbootscript; then " \
193 "run bootscript; " \
194 "else " \
195 "if run loaduimage; then " \
196 "run mmcboot; " \
197 "else run nandboot; " \
198 "fi; " \
199 "fi; " \
200 "else run nandboot; fi"
201
202#define CONFIG_AUTO_COMPLETE 1
203/*
204 * Miscellaneous configurable options
205 */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100206#define CONFIG_SYS_LONGHELP /* undef to save memory */
207#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Robert P. J. Day1270ec12009-12-12 12:10:33 -0500208#define CONFIG_SYS_PROMPT "Overo # "
Vaibhav Hiremathf62b1252011-09-03 21:24:19 -0400209#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100210/* Print Buffer Size */
211#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
212 sizeof(CONFIG_SYS_PROMPT) + 16)
213#define CONFIG_SYS_MAXARGS 16 /* max number of command */
214 /* args */
215/* Boot Argument Buffer Size */
216#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
217/* memtest works on */
218#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
219#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
220 0x01F00000) /* 31MB */
221
Dirk Behme9d0fc812009-01-28 21:39:57 +0100222#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
223 /* address */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100224/*
Manikandan Pillaid3a513c2009-04-21 17:29:05 +0200225 * OMAP3 has 12 GP timers, they can be driven by the system clock
226 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
227 * This rate is divided by a local divisor.
Dirk Behme9d0fc812009-01-28 21:39:57 +0100228 */
Manikandan Pillaid3a513c2009-04-21 17:29:05 +0200229#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
230#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
231#define CONFIG_SYS_HZ 1000
Dirk Behme9d0fc812009-01-28 21:39:57 +0100232
233/*-----------------------------------------------------------------------
Dirk Behme9d0fc812009-01-28 21:39:57 +0100234 * Physical Memory Map
235 */
236#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
237#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Dirk Behme9d0fc812009-01-28 21:39:57 +0100238#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
239
Dirk Behme9d0fc812009-01-28 21:39:57 +0100240/*-----------------------------------------------------------------------
241 * FLASH and environment organization
242 */
243
244/* **** PISMO SUPPORT *** */
245
246/* Configure the PISMO */
247#define PISMO1_NAND_SIZE GPMC_SIZE_128M
248#define PISMO1_ONEN_SIZE GPMC_SIZE_128M
249
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400250#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100251
Luca Ceresoli6cbec7b2011-04-20 11:02:05 -0400252#if defined(CONFIG_CMD_NAND)
253#define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE
254#endif
Dirk Behme9d0fc812009-01-28 21:39:57 +0100255
256/* Monitor at start of flash */
257#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
258#define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
259
Andreas Müller0f8d3eb2012-01-04 15:26:21 +0000260#define CONFIG_ENV_IS_IN_NAND
Dirk Behme9d0fc812009-01-28 21:39:57 +0100261#define ONENAND_ENV_OFFSET 0x240000 /* environment starts here */
262#define SMNAND_ENV_OFFSET 0x240000 /* environment starts here */
263
Luca Ceresoli6cbec7b2011-04-20 11:02:05 -0400264#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
265#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
Dirk Behme9d0fc812009-01-28 21:39:57 +0100266#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
267
Olof Johanssondf382622009-09-29 10:22:45 -0400268#if defined(CONFIG_CMD_NET)
269/*----------------------------------------------------------------------------
270 * SMSC9211 Ethernet from SMSC9118 family
271 *----------------------------------------------------------------------------
272 */
273
Andreas Müller0f8d3eb2012-01-04 15:26:21 +0000274#define CONFIG_SMC911X
Olof Johanssondf382622009-09-29 10:22:45 -0400275#define CONFIG_SMC911X_32_BIT
Andreas Müller0f8d3eb2012-01-04 15:26:21 +0000276#define CONFIG_SMC911X_BASE 0x2C000000
Olof Johanssondf382622009-09-29 10:22:45 -0400277
278#endif /* (CONFIG_CMD_NET) */
279
Andreas Müller137703b2012-01-04 15:26:25 +0000280/*
281 * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
282 * and older u-boot.bin with the new U-Boot SPL.
283 */
284#define CONFIG_SYS_TEXT_BASE 0x80008000
Steve Sakoman4d7d7bc2010-09-29 13:54:19 -0700285#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Steve Sakoman31bfcf12010-10-27 05:04:30 -0700286#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
287#define CONFIG_SYS_INIT_RAM_SIZE 0x800
288#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
289 CONFIG_SYS_INIT_RAM_SIZE - \
290 GENERATED_GBL_DATA_SIZE)
Steve Sakoman4d7d7bc2010-09-29 13:54:19 -0700291
Aneesh V8e408522011-11-21 23:38:59 +0000292#define CONFIG_SYS_CACHELINE_SIZE 64
293
Andreas Müller137703b2012-01-04 15:26:25 +0000294/* Defines for SPL */
295#define CONFIG_SPL
Tom Rini47f7bca2012-08-13 12:03:19 -0700296#define CONFIG_SPL_FRAMEWORK
Andreas Müller137703b2012-01-04 15:26:25 +0000297#define CONFIG_SPL_NAND_SIMPLE
298#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinie0820cc2012-05-08 07:29:31 +0000299#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
Andreas Müller137703b2012-01-04 15:26:25 +0000300#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
301
302/* move malloc and bss high to prevent clashing with the main image */
303#define CONFIG_SYS_SPL_MALLOC_START 0x87000000
304#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
305#define CONFIG_SPL_BSS_START_ADDR 0x87080000 /* end of minimum RAM */
306#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
307
308#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
309#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
310#define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
311#define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
312
Tom Rini49175c42012-05-08 07:29:32 +0000313#define CONFIG_SPL_BOARD_INIT
Andreas Müller137703b2012-01-04 15:26:25 +0000314#define CONFIG_SPL_LIBCOMMON_SUPPORT
315#define CONFIG_SPL_LIBDISK_SUPPORT
316#define CONFIG_SPL_I2C_SUPPORT
317#define CONFIG_SPL_LIBGENERIC_SUPPORT
318#define CONFIG_SPL_MMC_SUPPORT
319#define CONFIG_SPL_FAT_SUPPORT
320#define CONFIG_SPL_SERIAL_SUPPORT
321#define CONFIG_SPL_NAND_SUPPORT
Scott Wood6f2f01b2012-09-20 19:09:07 -0500322#define CONFIG_SPL_NAND_BASE
323#define CONFIG_SPL_NAND_DRIVERS
324#define CONFIG_SPL_NAND_ECC
Marek Vasut16e41c82012-07-21 05:02:27 +0000325#define CONFIG_SPL_GPIO_SUPPORT
Andreas Müller137703b2012-01-04 15:26:25 +0000326#define CONFIG_SPL_POWER_SUPPORT
327#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
328
329/* NAND boot config */
330#define CONFIG_SYS_NAND_5_ADDR_CYCLE
331#define CONFIG_SYS_NAND_PAGE_COUNT 64
332#define CONFIG_SYS_NAND_PAGE_SIZE 2048
333#define CONFIG_SYS_NAND_OOBSIZE 64
334#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
335#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
336#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
337 10, 11, 12, 13}
338#define CONFIG_SYS_NAND_ECCSIZE 512
339#define CONFIG_SYS_NAND_ECCBYTES 3
Andreas Müller137703b2012-01-04 15:26:25 +0000340#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
341#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
342
Dirk Behme9d0fc812009-01-28 21:39:57 +0100343#endif /* __CONFIG_H */