blob: d081865749cb4fa0901338aa49aa611e4d08eda3 [file] [log] [blame]
wdenk0db5bca2003-03-31 17:27:09 +00001/*
2 * (C) Copyright 2003
3 * Martin Winistoerfer, martinwinistoerfer@gmx.ch.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk0db5bca2003-03-31 17:27:09 +00006 */
7
8/*
9 * File: cmi_mpc5xx.h
wdenk8bde7f72003-06-27 21:31:46 +000010 *
11 * Discription: Config header file for cmi
Wolfgang Denk53677ef2008-05-20 16:00:29 +020012 * board using an MPC5xx CPU
wdenk0db5bca2003-03-31 17:27:09 +000013 *
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/*
20 * High Level Configuration Options
21 */
22
23#define CONFIG_MPC555 1 /* This is an MPC555 CPU */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020024#define CONFIG_CMI 1 /* Using the customized cmi board */
wdenk0db5bca2003-03-31 17:27:09 +000025
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0x02000000 /* Boot from flash at location 0x00000000 */
27
wdenk0db5bca2003-03-31 17:27:09 +000028/* Serial Console Configuration */
29#define CONFIG_5xx_CONS_SCI1
30#undef CONFIG_5xx_CONS_SCI2
31
32#define CONFIG_BAUDRATE 57600
33
wdenk0db5bca2003-03-31 17:27:09 +000034
Jon Loeligerb730cda2007-07-04 22:31:35 -050035/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -050036 * BOOTP options
37 */
38#define CONFIG_BOOTP_BOOTFILESIZE
39#define CONFIG_BOOTP_BOOTPATH
40#define CONFIG_BOOTP_GATEWAY
41#define CONFIG_BOOTP_HOSTNAME
42
43
44/*
Jon Loeligerb730cda2007-07-04 22:31:35 -050045 * Command line configuration.
46 */
Jon Loeligerb730cda2007-07-04 22:31:35 -050047#define CONFIG_CMD_REGINFO
Jon Loeligerb730cda2007-07-04 22:31:35 -050048#define CONFIG_CMD_ASKENV
Jon Loeligerb730cda2007-07-04 22:31:35 -050049
wdenk0db5bca2003-03-31 17:27:09 +000050
51#if 0
52#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
53#else
54#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
55#endif
Wolfgang Denk53677ef2008-05-20 16:00:29 +020056#define CONFIG_BOOTCOMMAND "go 02034004" /* autoboot command */
wdenk0db5bca2003-03-31 17:27:09 +000057
58#define CONFIG_BOOTARGS "" /* Assuming OS Image in 4 flash sector at offset 4004 */
59
Wolfgang Denk53677ef2008-05-20 16:00:29 +020060#define CONFIG_WATCHDOG /* turn on platform specific watchdog */
wdenk0db5bca2003-03-31 17:27:09 +000061
wdenk8bde7f72003-06-27 21:31:46 +000062#define CONFIG_STATUS_LED 1 /* Enable status led */
wdenk0db5bca2003-03-31 17:27:09 +000063
64#define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
65
66/*
wdenk8bde7f72003-06-27 21:31:46 +000067 * Miscellaneous configurable options
wdenk0db5bca2003-03-31 17:27:09 +000068 */
69
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligerb730cda2007-07-04 22:31:35 -050071#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0db5bca2003-03-31 17:27:09 +000073#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0db5bca2003-03-31 17:27:09 +000075#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
77#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
78#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk0db5bca2003-03-31 17:27:09 +000079
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
81#define CONFIG_SYS_MEMTEST_END 0x000fa000 /* 1 MB in SRAM */
wdenk0db5bca2003-03-31 17:27:09 +000082
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk0db5bca2003-03-31 17:27:09 +000084
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
wdenk0db5bca2003-03-31 17:27:09 +000086
87
88/*
89 * Low Level Configuration Settings
90 */
91
92/*
93 * Internal Memory Mapped (This is not the IMMR content)
94 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_IMMR 0x01000000 /* Physical start adress of internal memory map */
wdenk0db5bca2003-03-31 17:27:09 +000096
97/*
98 * Definitions for initial stack pointer and data area
99 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200101#define CONFIG_SYS_INIT_RAM_SIZE (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200102#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_RAM_ADDR) - GENERATED_GBL_DATA_SIZE) /* Offset from the beginning of ram */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_INIT_SP_ADDR 0x013fa000 /* Physical start adress of inital stack */
wdenk0db5bca2003-03-31 17:27:09 +0000104
105/*
106 * Start addresses for the final memory configuration
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk0db5bca2003-03-31 17:27:09 +0000108 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
110#define CONFIG_SYS_FLASH_BASE 0x02000000 /* External flash */
wdenk0db5bca2003-03-31 17:27:09 +0000111#define PLD_BASE 0x03000000 /* PLD */
112#define ANYBUS_BASE 0x03010000 /* Anybus Module */
113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_RESET_ADRESS 0x01000000 /* Adress which causes reset */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200115#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200116 /* This adress is given to the linker with -Ttext to */
117 /* locate the text section at this adress. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
119#define CONFIG_SYS_MALLOC_LEN (64 << 10) /* Reserve 128 kB for malloc() */
wdenk0db5bca2003-03-31 17:27:09 +0000120
121/*
122 * For booting Linux, the board info and command line data
123 * have to be in the first 8 MB of memory, since this is
124 * the maximum mapped by the Linux kernel during initialization.
125 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk0db5bca2003-03-31 17:27:09 +0000127
128
129/*-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000130 * FLASH organization
wdenk0db5bca2003-03-31 17:27:09 +0000131 *-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000132 *
wdenk0db5bca2003-03-31 17:27:09 +0000133 */
134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of memory banks */
136#define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors on one chip */
137#define CONFIG_SYS_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
138#define CONFIG_SYS_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
139#define CONFIG_SYS_FLASH_PROTECTION 1 /* Physically section protection on */
wdenk0db5bca2003-03-31 17:27:09 +0000140
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200141#define CONFIG_ENV_IS_IN_FLASH 1
wdenk0db5bca2003-03-31 17:27:09 +0000142
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200143#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200144#define CONFIG_ENV_OFFSET 0x00020000 /* Environment starts at this adress */
145#define CONFIG_ENV_SIZE 0x00010000 /* Set whole sector as env */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenk0db5bca2003-03-31 17:27:09 +0000147#endif
148
149/*-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000150 * SYPCR - System Protection Control
wdenk0db5bca2003-03-31 17:27:09 +0000151 * SYPCR can only be written once after reset!
152 *-----------------------------------------------------------------------
153 * SW Watchdog freeze
154 */
155#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk0db5bca2003-03-31 17:27:09 +0000157 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
158#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk8bde7f72003-06-27 21:31:46 +0000160 SYPCR_SWP)
wdenk0db5bca2003-03-31 17:27:09 +0000161#endif /* CONFIG_WATCHDOG */
162
163/*-----------------------------------------------------------------------
164 * TBSCR - Time Base Status and Control
165 *-----------------------------------------------------------------------
166 * Clear Reference Interrupt Status, Timebase freezing enabled
167 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk0db5bca2003-03-31 17:27:09 +0000169
170/*-----------------------------------------------------------------------
171 * PISCR - Periodic Interrupt Status and Control
172 *-----------------------------------------------------------------------
173 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
174 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_PISCR (PISCR_PITF)
wdenk0db5bca2003-03-31 17:27:09 +0000176
177/*-----------------------------------------------------------------------
178 * SCCR - System Clock and reset Control Register
179 *-----------------------------------------------------------------------
180 * Set clock output, timebase and RTC source and divider,
181 * power management and some other internal clocks
182 */
183#define SCCR_MASK SCCR_EBDF00
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
wdenk0db5bca2003-03-31 17:27:09 +0000185 SCCR_COM00 | SCCR_DFNL000 | SCCR_DFNH000)
186
187/*-----------------------------------------------------------------------
188 * SIUMCR - SIU Module Configuration
189 *-----------------------------------------------------------------------
190 * Data show cycle
191 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00) /* Disable data show cycle */
wdenk0db5bca2003-03-31 17:27:09 +0000193
194/*-----------------------------------------------------------------------
195 * PLPRCR - PLL, Low-Power, and Reset Control Register
196 *-----------------------------------------------------------------------
197 * Set all bits to 40 Mhz
wdenk8bde7f72003-06-27 21:31:46 +0000198 *
wdenk0db5bca2003-03-31 17:27:09 +0000199 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
201#define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
wdenk8bde7f72003-06-27 21:31:46 +0000202
wdenk0db5bca2003-03-31 17:27:09 +0000203
204/*-----------------------------------------------------------------------
205 * UMCR - UIMB Module Configuration Register
206 *-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000207 *
wdenk0db5bca2003-03-31 17:27:09 +0000208 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
wdenk0db5bca2003-03-31 17:27:09 +0000210
211/*-----------------------------------------------------------------------
212 * ICTRL - I-Bus Support Control Register
213 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
wdenk0db5bca2003-03-31 17:27:09 +0000215
216/*-----------------------------------------------------------------------
217 * USIU - Memory Controller Register
wdenk8bde7f72003-06-27 21:31:46 +0000218 *-----------------------------------------------------------------------
wdenk0db5bca2003-03-31 17:27:09 +0000219 */
220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16)
222#define CONFIG_SYS_OR0_PRELIM (OR_ADDR_MK_FF | OR_SCY_3)
223#define CONFIG_SYS_BR1_PRELIM (ANYBUS_BASE)
224#define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FFFF | OR_SCY_1 | OR_ETHR)
225#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_PS_32)
226#define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF)
227#define CONFIG_SYS_BR3_PRELIM (PLD_BASE | BR_V | BR_BI | BR_LBDIR | BR_PS_8)
228#define CONFIG_SYS_OR3_PRELIM (OR_ADDR_MK_FF | OR_TRLX | OR_BSCY | OR_SCY_8 | \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200229 OR_ACS_10 | OR_ETHR | OR_CSNT)
wdenk0db5bca2003-03-31 17:27:09 +0000230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */
wdenk0db5bca2003-03-31 17:27:09 +0000232
233/*-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000234 * DER - Timer Decrementer
wdenk0db5bca2003-03-31 17:27:09 +0000235 *-----------------------------------------------------------------------
236 * Initialise to zero
237 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_DER 0x00000000
wdenk0db5bca2003-03-31 17:27:09 +0000239
wdenk0db5bca2003-03-31 17:27:09 +0000240#endif /* __CONFIG_H */