Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2010 |
| 3 | * Stefano Babic, DENX Software Engineering, sbabic@denx.de. |
| 4 | * |
| 5 | * (C) Copyright 2009 Freescale Semiconductor, Inc. |
| 6 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <common.h> |
| 11 | #include <asm/io.h> |
| 12 | #include <asm/arch/imx-regs.h> |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 13 | #include <asm/arch/crm_regs.h> |
Benoît Thébaudeau | a2ac1b3 | 2012-10-01 08:36:25 +0000 | [diff] [blame] | 14 | #include <asm/arch/clock.h> |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 15 | #include <asm/arch/iomux-mx51.h> |
Stefano Babic | 4c0443c | 2011-08-21 10:57:53 +0200 | [diff] [blame] | 16 | #include <asm/gpio.h> |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 17 | #include <asm/arch/sys_proto.h> |
Eric Nelson | 3acb011 | 2014-09-30 15:40:03 -0700 | [diff] [blame] | 18 | #include <asm/imx-common/spi.h> |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 19 | #include <i2c.h> |
| 20 | #include <mmc.h> |
Łukasz Majewski | c733681 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 21 | #include <power/pmic.h> |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 22 | #include <fsl_esdhc.h> |
| 23 | #include <fsl_pmic.h> |
| 24 | #include <mc13892.h> |
Stefano Babic | a0152c4 | 2010-10-21 10:34:39 +0200 | [diff] [blame] | 25 | #include <linux/fb.h> |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 26 | |
Marek Vasut | 02ae1a1 | 2011-10-06 00:25:03 +0200 | [diff] [blame] | 27 | #include <ipu_pixfmt.h> |
| 28 | |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 29 | DECLARE_GLOBAL_DATA_PTR; |
| 30 | |
Eric Nelson | 08fd6a3 | 2012-10-03 07:27:39 +0000 | [diff] [blame] | 31 | static struct fb_videomode const nec_nl6448bc26_09c = { |
Stefano Babic | a0152c4 | 2010-10-21 10:34:39 +0200 | [diff] [blame] | 32 | "NEC_NL6448BC26-09C", |
| 33 | 60, /* Refresh */ |
| 34 | 640, /* xres */ |
| 35 | 480, /* yres */ |
| 36 | 37650, /* pixclock = 26.56Mhz */ |
| 37 | 48, /* left margin */ |
| 38 | 16, /* right margin */ |
| 39 | 31, /* upper margin */ |
| 40 | 12, /* lower margin */ |
| 41 | 96, /* hsync-len */ |
| 42 | 2, /* vsync-len */ |
| 43 | 0, /* sync */ |
| 44 | FB_VMODE_NONINTERLACED, /* vmode */ |
| 45 | 0, /* flag */ |
| 46 | }; |
| 47 | |
Fabio Estevam | c08f68c | 2011-05-10 07:50:46 +0000 | [diff] [blame] | 48 | #ifdef CONFIG_HW_WATCHDOG |
| 49 | #include <watchdog.h> |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 50 | void hw_watchdog_reset(void) |
| 51 | { |
| 52 | int val; |
| 53 | |
| 54 | /* toggle watchdog trigger pin */ |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 55 | val = gpio_get_value(IMX_GPIO_NR(3, 2)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 56 | val = val ? 0 : 1; |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 57 | gpio_set_value(IMX_GPIO_NR(3, 2), val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 58 | } |
| 59 | #endif |
| 60 | |
| 61 | static void init_drive_strength(void) |
| 62 | { |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 63 | static const iomux_v3_cfg_t ddr_pads[] = { |
| 64 | NEW_PAD_CTRL(MX51_GRP_PKEDDR, 0), |
| 65 | NEW_PAD_CTRL(MX51_GRP_PKEADDR, PAD_CTL_PKE), |
| 66 | NEW_PAD_CTRL(MX51_GRP_DDRAPKS, 0), |
| 67 | NEW_PAD_CTRL(MX51_GRP_DDRAPUS, PAD_CTL_PUS_100K_UP), |
| 68 | NEW_PAD_CTRL(MX51_GRP_DDR_SR_A1, PAD_CTL_SRE_FAST), |
| 69 | NEW_PAD_CTRL(MX51_GRP_DDR_A0, PAD_CTL_DSE_HIGH), |
| 70 | NEW_PAD_CTRL(MX51_GRP_DDR_A1, PAD_CTL_DSE_HIGH), |
| 71 | NEW_PAD_CTRL(MX51_PAD_DRAM_RAS__DRAM_RAS, |
| 72 | PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST), |
| 73 | NEW_PAD_CTRL(MX51_PAD_DRAM_CAS__DRAM_CAS, |
| 74 | PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST), |
| 75 | NEW_PAD_CTRL(MX51_GRP_PKEDDR, PAD_CTL_PKE), |
| 76 | NEW_PAD_CTRL(MX51_GRP_DDRPKS, 0), |
| 77 | NEW_PAD_CTRL(MX51_GRP_HYSDDR0, 0), |
| 78 | NEW_PAD_CTRL(MX51_GRP_HYSDDR1, 0), |
| 79 | NEW_PAD_CTRL(MX51_GRP_HYSDDR2, 0), |
| 80 | NEW_PAD_CTRL(MX51_GRP_HYSDDR3, 0), |
| 81 | NEW_PAD_CTRL(MX51_GRP_DRAM_SR_B0, PAD_CTL_SRE_FAST), |
| 82 | NEW_PAD_CTRL(MX51_GRP_DRAM_SR_B1, PAD_CTL_SRE_FAST), |
| 83 | NEW_PAD_CTRL(MX51_GRP_DRAM_SR_B2, PAD_CTL_SRE_FAST), |
| 84 | NEW_PAD_CTRL(MX51_GRP_DRAM_SR_B4, PAD_CTL_SRE_FAST), |
| 85 | NEW_PAD_CTRL(MX51_GRP_DDRPUS, PAD_CTL_PUS_100K_UP), |
| 86 | NEW_PAD_CTRL(MX51_GRP_INMODE1, 0), |
| 87 | NEW_PAD_CTRL(MX51_GRP_DRAM_B0, PAD_CTL_DSE_MED), |
| 88 | NEW_PAD_CTRL(MX51_GRP_DRAM_B1, PAD_CTL_DSE_MED), |
| 89 | NEW_PAD_CTRL(MX51_GRP_DRAM_B2, PAD_CTL_DSE_MED), |
| 90 | NEW_PAD_CTRL(MX51_GRP_DRAM_B4, PAD_CTL_DSE_MED), |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 91 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 92 | NEW_PAD_CTRL(MX51_PAD_DRAM_SDWE__DRAM_SDWE, MX51_GPIO_PAD_CTRL), |
| 93 | NEW_PAD_CTRL(MX51_PAD_DRAM_SDCKE0__DRAM_SDCKE0, |
| 94 | MX51_GPIO_PAD_CTRL), |
| 95 | NEW_PAD_CTRL(MX51_PAD_DRAM_SDCKE1__DRAM_SDCKE1, |
| 96 | MX51_GPIO_PAD_CTRL), |
| 97 | NEW_PAD_CTRL(MX51_PAD_DRAM_SDCLK__DRAM_SDCLK, |
| 98 | MX51_GPIO_PAD_CTRL), |
| 99 | NEW_PAD_CTRL(MX51_PAD_DRAM_SDQS0__DRAM_SDQS0, |
| 100 | MX51_GPIO_PAD_CTRL), |
| 101 | NEW_PAD_CTRL(MX51_PAD_DRAM_SDQS1__DRAM_SDQS1, |
| 102 | MX51_GPIO_PAD_CTRL), |
| 103 | NEW_PAD_CTRL(MX51_PAD_DRAM_SDQS2__DRAM_SDQS2, |
| 104 | MX51_GPIO_PAD_CTRL), |
| 105 | NEW_PAD_CTRL(MX51_PAD_DRAM_SDQS3__DRAM_SDQS3, |
| 106 | MX51_GPIO_PAD_CTRL), |
| 107 | NEW_PAD_CTRL(MX51_PAD_DRAM_CS0__DRAM_CS0, MX51_GPIO_PAD_CTRL), |
| 108 | NEW_PAD_CTRL(MX51_PAD_DRAM_CS1__DRAM_CS1, MX51_GPIO_PAD_CTRL), |
| 109 | NEW_PAD_CTRL(MX51_PAD_DRAM_DQM0__DRAM_DQM0, MX51_GPIO_PAD_CTRL), |
| 110 | NEW_PAD_CTRL(MX51_PAD_DRAM_DQM1__DRAM_DQM1, MX51_GPIO_PAD_CTRL), |
| 111 | NEW_PAD_CTRL(MX51_PAD_DRAM_DQM2__DRAM_DQM2, MX51_GPIO_PAD_CTRL), |
| 112 | NEW_PAD_CTRL(MX51_PAD_DRAM_DQM3__DRAM_DQM3, MX51_GPIO_PAD_CTRL), |
| 113 | }; |
| 114 | |
| 115 | imx_iomux_v3_setup_multiple_pads(ddr_pads, ARRAY_SIZE(ddr_pads)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 116 | } |
| 117 | |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 118 | int dram_init(void) |
| 119 | { |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 120 | gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, |
| 121 | PHYS_SDRAM_1_SIZE); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 122 | |
| 123 | return 0; |
| 124 | } |
| 125 | |
| 126 | static void setup_weim(void) |
| 127 | { |
| 128 | struct weim *pweim = (struct weim *)WEIM_BASE_ADDR; |
| 129 | |
Fabio Estevam | ea11382 | 2011-06-11 17:41:53 +0000 | [diff] [blame] | 130 | pweim->cs0gcr1 = 0x004100b9; |
| 131 | pweim->cs0gcr2 = 0x00000001; |
| 132 | pweim->cs0rcr1 = 0x0a018000; |
| 133 | pweim->cs0rcr2 = 0; |
| 134 | pweim->cs0wcr1 = 0x0704a240; |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 135 | } |
| 136 | |
| 137 | static void setup_uart(void) |
| 138 | { |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 139 | static const iomux_v3_cfg_t uart_pads[] = { |
| 140 | MX51_PAD_EIM_D25__UART3_RXD, /* console RX */ |
| 141 | MX51_PAD_EIM_D26__UART3_TXD, /* console TX */ |
| 142 | }; |
| 143 | |
| 144 | imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 145 | } |
| 146 | |
| 147 | #ifdef CONFIG_MXC_SPI |
Nikita Kiryanov | 155fa9a | 2014-08-20 15:08:50 +0300 | [diff] [blame] | 148 | int board_spi_cs_gpio(unsigned bus, unsigned cs) |
| 149 | { |
| 150 | return (bus == 0 && cs == 1) ? 121 : -1; |
| 151 | } |
| 152 | |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 153 | void spi_io_init(void) |
| 154 | { |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 155 | static const iomux_v3_cfg_t spi_pads[] = { |
| 156 | NEW_PAD_CTRL(MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI, PAD_CTL_HYS | |
| 157 | PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST), |
| 158 | NEW_PAD_CTRL(MX51_PAD_CSPI1_MISO__ECSPI1_MISO, PAD_CTL_HYS | |
| 159 | PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST), |
| 160 | NEW_PAD_CTRL(MX51_PAD_CSPI1_SS0__ECSPI1_SS0, PAD_CTL_HYS | |
| 161 | PAD_CTL_PKE | PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST), |
| 162 | NEW_PAD_CTRL(MX51_PAD_CSPI1_SS1__ECSPI1_SS1, PAD_CTL_HYS | |
| 163 | PAD_CTL_PKE | PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST), |
| 164 | NEW_PAD_CTRL(MX51_PAD_DI1_PIN11__ECSPI1_SS2, PAD_CTL_HYS | |
| 165 | PAD_CTL_PKE | PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST), |
| 166 | NEW_PAD_CTRL(MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK, PAD_CTL_HYS | |
| 167 | PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST), |
| 168 | }; |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 169 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 170 | imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 171 | } |
| 172 | |
| 173 | static void reset_peripherals(int reset) |
| 174 | { |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 175 | #ifdef CONFIG_VISION2_HW_1_0 |
| 176 | static const iomux_v3_cfg_t fec_cfg_pads[] = { |
| 177 | /* RXD1 */ |
| 178 | NEW_PAD_CTRL(MX51_PAD_EIM_EB3__GPIO2_23, NO_PAD_CTRL), |
| 179 | /* RXD2 */ |
| 180 | NEW_PAD_CTRL(MX51_PAD_EIM_CS2__GPIO2_27, NO_PAD_CTRL), |
| 181 | /* RXD3 */ |
| 182 | NEW_PAD_CTRL(MX51_PAD_EIM_CS3__GPIO2_28, NO_PAD_CTRL), |
| 183 | /* RXER */ |
| 184 | NEW_PAD_CTRL(MX51_PAD_EIM_CS4__GPIO2_29, NO_PAD_CTRL), |
| 185 | /* COL */ |
| 186 | NEW_PAD_CTRL(MX51_PAD_NANDF_RB2__GPIO3_10, NO_PAD_CTRL), |
| 187 | /* RCLK */ |
| 188 | NEW_PAD_CTRL(MX51_PAD_NANDF_RB3__GPIO3_11, NO_PAD_CTRL), |
| 189 | /* RXD0 */ |
| 190 | NEW_PAD_CTRL(MX51_PAD_NANDF_D9__GPIO3_31, NO_PAD_CTRL), |
| 191 | }; |
| 192 | |
| 193 | static const iomux_v3_cfg_t fec_pads[] = { |
| 194 | NEW_PAD_CTRL(MX51_PAD_EIM_CS3__FEC_RDATA3, MX51_PAD_CTRL_2), |
| 195 | NEW_PAD_CTRL(MX51_PAD_EIM_CS2__FEC_RDATA2, MX51_PAD_CTRL_2), |
| 196 | NEW_PAD_CTRL(MX51_PAD_EIM_EB3__FEC_RDATA1, MX51_PAD_CTRL_2), |
| 197 | MX51_PAD_NANDF_D9__FEC_RDATA0, |
| 198 | NEW_PAD_CTRL(MX51_PAD_NANDF_RB3__FEC_RX_CLK, MX51_PAD_CTRL_4), |
| 199 | MX51_PAD_EIM_CS4__FEC_RX_ER, |
| 200 | NEW_PAD_CTRL(MX51_PAD_NANDF_RB2__FEC_COL, MX51_PAD_CTRL_4), |
| 201 | }; |
| 202 | #endif |
| 203 | |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 204 | if (reset) { |
| 205 | |
| 206 | /* reset_n is on NANDF_D15 */ |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 207 | gpio_direction_output(IMX_GPIO_NR(3, 25), 0); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 208 | |
| 209 | #ifdef CONFIG_VISION2_HW_1_0 |
| 210 | /* |
| 211 | * set FEC Configuration lines |
| 212 | * set levels of FEC config lines |
| 213 | */ |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 214 | gpio_direction_output(IMX_GPIO_NR(3, 11), 0); |
| 215 | gpio_direction_output(IMX_GPIO_NR(3, 10), 1); |
| 216 | gpio_direction_output(IMX_GPIO_NR(3, 31), 1); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 217 | |
| 218 | /* set direction of FEC config lines */ |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 219 | gpio_direction_output(IMX_GPIO_NR(2, 27), 0); |
| 220 | gpio_direction_output(IMX_GPIO_NR(2, 28), 0); |
| 221 | gpio_direction_output(IMX_GPIO_NR(2, 29), 0); |
| 222 | gpio_direction_output(IMX_GPIO_NR(2, 23), 1); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 223 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 224 | imx_iomux_v3_setup_multiple_pads(fec_cfg_pads, |
| 225 | ARRAY_SIZE(fec_cfg_pads)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 226 | #endif |
| 227 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 228 | /* activate reset_n pin */ |
| 229 | imx_iomux_v3_setup_pad( |
| 230 | NEW_PAD_CTRL(MX51_PAD_NANDF_D15__GPIO3_25, |
| 231 | PAD_CTL_DSE_MAX)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 232 | } else { |
| 233 | /* set FEC Control lines */ |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 234 | gpio_direction_input(IMX_GPIO_NR(3, 25)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 235 | udelay(500); |
| 236 | |
| 237 | #ifdef CONFIG_VISION2_HW_1_0 |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 238 | imx_iomux_v3_setup_multiple_pads(fec_pads, |
| 239 | ARRAY_SIZE(fec_pads)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 240 | #endif |
| 241 | } |
| 242 | } |
| 243 | |
| 244 | static void power_init_mx51(void) |
| 245 | { |
| 246 | unsigned int val; |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 247 | struct pmic *p; |
Łukasz Majewski | c733681 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 248 | int ret; |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 249 | |
Łukasz Majewski | c733681 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 250 | ret = pmic_init(I2C_PMIC); |
| 251 | if (ret) |
| 252 | return; |
| 253 | |
| 254 | p = pmic_get("FSL_PMIC"); |
| 255 | if (!p) |
| 256 | return; |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 257 | |
| 258 | /* Write needed to Power Gate 2 register */ |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 259 | pmic_reg_read(p, REG_POWER_MISC, &val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 260 | |
| 261 | /* enable VCAM with 2.775V to enable read from PMIC */ |
| 262 | val = VCAMCONFIG | VCAMEN; |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 263 | pmic_reg_write(p, REG_MODE_1, val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 264 | |
| 265 | /* |
| 266 | * Set switchers in Auto in NORMAL mode & STANDBY mode |
| 267 | * Setup the switcher mode for SW1 & SW2 |
| 268 | */ |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 269 | pmic_reg_read(p, REG_SW_4, &val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 270 | val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) | |
| 271 | (SWMODE_MASK << SWMODE2_SHIFT))); |
| 272 | val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) | |
| 273 | (SWMODE_AUTO_AUTO << SWMODE2_SHIFT); |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 274 | pmic_reg_write(p, REG_SW_4, val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 275 | |
| 276 | /* Setup the switcher mode for SW3 & SW4 */ |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 277 | pmic_reg_read(p, REG_SW_5, &val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 278 | val &= ~((SWMODE_MASK << SWMODE4_SHIFT) | |
| 279 | (SWMODE_MASK << SWMODE3_SHIFT)); |
| 280 | val |= (SWMODE_AUTO_AUTO << SWMODE4_SHIFT) | |
| 281 | (SWMODE_AUTO_AUTO << SWMODE3_SHIFT); |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 282 | pmic_reg_write(p, REG_SW_5, val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 283 | |
| 284 | |
| 285 | /* Set VGEN3 to 1.8V, VCAM to 3.0V */ |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 286 | pmic_reg_read(p, REG_SETTING_0, &val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 287 | val &= ~(VCAM_MASK | VGEN3_MASK); |
| 288 | val |= VCAM_3_0; |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 289 | pmic_reg_write(p, REG_SETTING_0, val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 290 | |
| 291 | /* Set VVIDEO to 2.775V, VAUDIO to 3V0, VSD to 1.8V */ |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 292 | pmic_reg_read(p, REG_SETTING_1, &val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 293 | val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK); |
| 294 | val |= VVIDEO_2_775 | VAUDIO_3_0 | VSD_1_8; |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 295 | pmic_reg_write(p, REG_SETTING_1, val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 296 | |
| 297 | /* Configure VGEN3 and VCAM regulators to use external PNP */ |
| 298 | val = VGEN3CONFIG | VCAMCONFIG; |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 299 | pmic_reg_write(p, REG_MODE_1, val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 300 | udelay(200); |
| 301 | |
| 302 | /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */ |
| 303 | val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG | |
| 304 | VVIDEOEN | VAUDIOEN | VSDEN; |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 305 | pmic_reg_write(p, REG_MODE_1, val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 306 | |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 307 | pmic_reg_read(p, REG_POWER_CTL2, &val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 308 | val |= WDIRESET; |
Stefano Babic | bac395e | 2011-10-02 12:58:03 +0200 | [diff] [blame] | 309 | pmic_reg_write(p, REG_POWER_CTL2, val); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 310 | |
| 311 | udelay(2500); |
| 312 | |
| 313 | } |
| 314 | #endif |
| 315 | |
| 316 | static void setup_gpios(void) |
| 317 | { |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 318 | static const iomux_v3_cfg_t gpio_pads_1[] = { |
| 319 | NEW_PAD_CTRL(MX51_PAD_GPIO1_7__GPIO1_7, PAD_CTL_PKE | |
| 320 | PAD_CTL_DSE_MED), /* CAM_SUP_DISn */ |
| 321 | NEW_PAD_CTRL(MX51_PAD_DI1_PIN12__GPIO3_1, PAD_CTL_PKE | |
| 322 | PAD_CTL_DSE_MED), /* DAB Display EN */ |
| 323 | NEW_PAD_CTRL(MX51_PAD_DI1_PIN13__GPIO3_2, PAD_CTL_PKE | |
| 324 | PAD_CTL_DSE_MED), /* WDOG_TRIGGER */ |
| 325 | }; |
| 326 | |
| 327 | static const iomux_v3_cfg_t gpio_pads_2[] = { |
| 328 | NEW_PAD_CTRL(MX51_PAD_DI1_D0_CS__GPIO3_3, PAD_CTL_PKE | |
| 329 | PAD_CTL_DSE_MED), /* Display2 TxEN */ |
| 330 | NEW_PAD_CTRL(MX51_PAD_DI1_D1_CS__GPIO3_4, PAD_CTL_PKE | |
| 331 | PAD_CTL_DSE_MED), /* DAB Light EN */ |
| 332 | NEW_PAD_CTRL(MX51_PAD_DISPB2_SER_DIN__GPIO3_5, PAD_CTL_PKE | |
| 333 | PAD_CTL_DSE_MED), /* AUDIO_MUTE */ |
| 334 | NEW_PAD_CTRL(MX51_PAD_DISPB2_SER_DIO__GPIO3_6, PAD_CTL_PKE | |
| 335 | PAD_CTL_DSE_MED), /* SPARE_OUT */ |
| 336 | NEW_PAD_CTRL(MX51_PAD_NANDF_D14__GPIO3_26, PAD_CTL_PKE | |
| 337 | PAD_CTL_DSE_MED), /* BEEPER_EN */ |
| 338 | NEW_PAD_CTRL(MX51_PAD_NANDF_D13__GPIO3_27, PAD_CTL_PKE | |
| 339 | PAD_CTL_DSE_MED), /* POWER_OFF */ |
| 340 | NEW_PAD_CTRL(MX51_PAD_NANDF_D10__GPIO3_30, PAD_CTL_PKE | |
| 341 | PAD_CTL_DSE_MED), /* FRAM_WE */ |
| 342 | NEW_PAD_CTRL(MX51_PAD_CSPI1_RDY__GPIO4_26, PAD_CTL_PKE | |
| 343 | PAD_CTL_DSE_MED), /* EXPANSION_EN */ |
| 344 | MX51_PAD_GPIO1_2__PWM1_PWMO, |
| 345 | }; |
| 346 | |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 347 | unsigned int i; |
| 348 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 349 | imx_iomux_v3_setup_multiple_pads(gpio_pads_1, ARRAY_SIZE(gpio_pads_1)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 350 | |
| 351 | /* Now we need to trigger the watchdog */ |
| 352 | WATCHDOG_RESET(); |
| 353 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 354 | imx_iomux_v3_setup_multiple_pads(gpio_pads_2, ARRAY_SIZE(gpio_pads_2)); |
Stefano Babic | a0152c4 | 2010-10-21 10:34:39 +0200 | [diff] [blame] | 355 | |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 356 | /* |
| 357 | * Set GPIO1_4 to high and output; it is used to reset |
| 358 | * the system on reboot |
| 359 | */ |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 360 | gpio_direction_output(IMX_GPIO_NR(1, 4), 1); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 361 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 362 | gpio_direction_output(IMX_GPIO_NR(1, 7), 0); |
| 363 | for (i = IMX_GPIO_NR(3, 1); i < IMX_GPIO_NR(3, 7); i++) |
Stefano Babic | 4c0443c | 2011-08-21 10:57:53 +0200 | [diff] [blame] | 364 | gpio_direction_output(i, 0); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 365 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 366 | gpio_direction_output(IMX_GPIO_NR(3, 30), 0); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 367 | |
| 368 | /* Set POWER_OFF high */ |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 369 | gpio_direction_output(IMX_GPIO_NR(3, 27), 1); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 370 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 371 | gpio_direction_output(IMX_GPIO_NR(3, 26), 0); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 372 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 373 | gpio_direction_output(IMX_GPIO_NR(4, 26), 0); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 374 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 375 | gpio_direction_output(IMX_GPIO_NR(4, 25), 1); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 376 | |
| 377 | WATCHDOG_RESET(); |
| 378 | } |
| 379 | |
| 380 | static void setup_fec(void) |
| 381 | { |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 382 | static const iomux_v3_cfg_t fec_pads[] = { |
| 383 | NEW_PAD_CTRL(MX51_PAD_EIM_EB2__FEC_MDIO, PAD_CTL_HYS | |
| 384 | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE | |
| 385 | PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST), |
| 386 | MX51_PAD_NANDF_CS3__FEC_MDC, |
| 387 | NEW_PAD_CTRL(MX51_PAD_EIM_CS3__FEC_RDATA3, MX51_PAD_CTRL_2), |
| 388 | NEW_PAD_CTRL(MX51_PAD_EIM_CS2__FEC_RDATA2, MX51_PAD_CTRL_2), |
| 389 | NEW_PAD_CTRL(MX51_PAD_EIM_EB3__FEC_RDATA1, MX51_PAD_CTRL_2), |
| 390 | MX51_PAD_NANDF_D9__FEC_RDATA0, |
| 391 | MX51_PAD_NANDF_CS6__FEC_TDATA3, |
| 392 | MX51_PAD_NANDF_CS5__FEC_TDATA2, |
| 393 | MX51_PAD_NANDF_CS4__FEC_TDATA1, |
| 394 | MX51_PAD_NANDF_D8__FEC_TDATA0, |
| 395 | MX51_PAD_NANDF_CS7__FEC_TX_EN, |
| 396 | MX51_PAD_NANDF_CS2__FEC_TX_ER, |
| 397 | MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK, |
| 398 | NEW_PAD_CTRL(MX51_PAD_NANDF_RB2__FEC_COL, MX51_PAD_CTRL_4), |
| 399 | NEW_PAD_CTRL(MX51_PAD_NANDF_RB3__FEC_RX_CLK, MX51_PAD_CTRL_4), |
| 400 | MX51_PAD_EIM_CS5__FEC_CRS, |
| 401 | MX51_PAD_EIM_CS4__FEC_RX_ER, |
| 402 | NEW_PAD_CTRL(MX51_PAD_NANDF_D11__FEC_RX_DV, MX51_PAD_CTRL_4), |
| 403 | }; |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 404 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 405 | imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 406 | } |
| 407 | |
| 408 | struct fsl_esdhc_cfg esdhc_cfg[1] = { |
Benoît Thébaudeau | 16e43f3 | 2012-08-13 07:28:16 +0000 | [diff] [blame] | 409 | {MMC_SDHC1_BASE_ADDR}, |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 410 | }; |
| 411 | |
| 412 | int get_mmc_getcd(u8 *cd, struct mmc *mmc) |
| 413 | { |
| 414 | struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; |
| 415 | |
| 416 | if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR) |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 417 | *cd = gpio_get_value(IMX_GPIO_NR(1, 0)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 418 | else |
| 419 | *cd = 0; |
| 420 | |
| 421 | return 0; |
| 422 | } |
| 423 | |
| 424 | #ifdef CONFIG_FSL_ESDHC |
| 425 | int board_mmc_init(bd_t *bis) |
| 426 | { |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 427 | static const iomux_v3_cfg_t sd1_pads[] = { |
| 428 | NEW_PAD_CTRL(MX51_PAD_SD1_CMD__SD1_CMD, PAD_CTL_DSE_MAX | |
| 429 | PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST), |
| 430 | NEW_PAD_CTRL(MX51_PAD_SD1_CLK__SD1_CLK, PAD_CTL_DSE_MAX | |
| 431 | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST), |
| 432 | NEW_PAD_CTRL(MX51_PAD_SD1_DATA0__SD1_DATA0, PAD_CTL_DSE_MAX | |
| 433 | PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST), |
| 434 | NEW_PAD_CTRL(MX51_PAD_SD1_DATA1__SD1_DATA1, PAD_CTL_DSE_MAX | |
| 435 | PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST), |
| 436 | NEW_PAD_CTRL(MX51_PAD_SD1_DATA2__SD1_DATA2, PAD_CTL_DSE_MAX | |
| 437 | PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST), |
| 438 | NEW_PAD_CTRL(MX51_PAD_SD1_DATA3__SD1_DATA3, PAD_CTL_DSE_MAX | |
| 439 | PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_SRE_FAST), |
| 440 | NEW_PAD_CTRL(MX51_PAD_GPIO1_0__SD1_CD, PAD_CTL_HYS), |
| 441 | NEW_PAD_CTRL(MX51_PAD_GPIO1_1__SD1_WP, PAD_CTL_HYS), |
| 442 | }; |
| 443 | |
| 444 | imx_iomux_v3_setup_multiple_pads(sd1_pads, ARRAY_SIZE(sd1_pads)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 445 | |
Benoît Thébaudeau | a2ac1b3 | 2012-10-01 08:36:25 +0000 | [diff] [blame] | 446 | esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 447 | return fsl_esdhc_initialize(bis, &esdhc_cfg[0]); |
| 448 | } |
| 449 | #endif |
| 450 | |
Stefano Babic | e9934f0 | 2011-09-28 11:21:15 +0200 | [diff] [blame] | 451 | void lcd_enable(void) |
| 452 | { |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 453 | static const iomux_v3_cfg_t lcd_pads[] = { |
| 454 | MX51_PAD_DI1_PIN2__DI1_PIN2, |
| 455 | MX51_PAD_DI1_PIN3__DI1_PIN3, |
| 456 | }; |
| 457 | |
Stefano Babic | e9934f0 | 2011-09-28 11:21:15 +0200 | [diff] [blame] | 458 | int ret; |
| 459 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 460 | imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads)); |
Stefano Babic | e9934f0 | 2011-09-28 11:21:15 +0200 | [diff] [blame] | 461 | |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 462 | gpio_set_value(IMX_GPIO_NR(1, 2), 1); |
| 463 | imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_2__GPIO1_2, |
| 464 | NO_PAD_CTRL)); |
Stefano Babic | e9934f0 | 2011-09-28 11:21:15 +0200 | [diff] [blame] | 465 | |
Fabio Estevam | a1b0e19 | 2012-05-10 15:07:34 +0000 | [diff] [blame] | 466 | ret = ipuv3_fb_init(&nec_nl6448bc26_09c, 0, IPU_PIX_FMT_RGB666); |
Stefano Babic | e9934f0 | 2011-09-28 11:21:15 +0200 | [diff] [blame] | 467 | if (ret) |
| 468 | puts("LCD cannot be configured\n"); |
| 469 | } |
| 470 | |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 471 | int board_early_init_f(void) |
| 472 | { |
| 473 | |
| 474 | |
| 475 | init_drive_strength(); |
| 476 | |
| 477 | /* Setup debug led */ |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 478 | gpio_direction_output(IMX_GPIO_NR(1, 6), 0); |
| 479 | imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6, |
| 480 | PAD_CTL_DSE_MAX | PAD_CTL_SRE_FAST)); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 481 | |
| 482 | /* wait a little while to give the pll time to settle */ |
| 483 | sdelay(100000); |
| 484 | |
| 485 | setup_weim(); |
| 486 | setup_uart(); |
| 487 | setup_fec(); |
| 488 | setup_gpios(); |
| 489 | |
| 490 | spi_io_init(); |
| 491 | |
| 492 | return 0; |
| 493 | } |
| 494 | |
Stefano Babic | a0152c4 | 2010-10-21 10:34:39 +0200 | [diff] [blame] | 495 | static void backlight(int on) |
| 496 | { |
| 497 | if (on) { |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 498 | gpio_set_value(IMX_GPIO_NR(3, 1), 1); |
Stefano Babic | a0152c4 | 2010-10-21 10:34:39 +0200 | [diff] [blame] | 499 | udelay(10000); |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 500 | gpio_set_value(IMX_GPIO_NR(3, 4), 1); |
Stefano Babic | a0152c4 | 2010-10-21 10:34:39 +0200 | [diff] [blame] | 501 | } else { |
Benoît Thébaudeau | 6ea4217 | 2013-05-03 10:32:29 +0000 | [diff] [blame] | 502 | gpio_set_value(IMX_GPIO_NR(3, 1), 0); |
| 503 | gpio_set_value(IMX_GPIO_NR(3, 4), 0); |
Stefano Babic | a0152c4 | 2010-10-21 10:34:39 +0200 | [diff] [blame] | 504 | } |
| 505 | } |
| 506 | |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 507 | int board_init(void) |
| 508 | { |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 509 | /* address of boot parameters */ |
| 510 | gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100; |
| 511 | |
Stefano Babic | e9934f0 | 2011-09-28 11:21:15 +0200 | [diff] [blame] | 512 | lcd_enable(); |
| 513 | |
| 514 | backlight(1); |
| 515 | |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 516 | return 0; |
| 517 | } |
| 518 | |
| 519 | int board_late_init(void) |
| 520 | { |
| 521 | power_init_mx51(); |
| 522 | |
| 523 | reset_peripherals(1); |
| 524 | udelay(2000); |
| 525 | reset_peripherals(0); |
| 526 | udelay(2000); |
| 527 | |
| 528 | /* Early revisions require a second reset */ |
| 529 | #ifdef CONFIG_VISION2_HW_1_0 |
| 530 | reset_peripherals(1); |
| 531 | udelay(2000); |
| 532 | reset_peripherals(0); |
| 533 | udelay(2000); |
| 534 | #endif |
| 535 | |
| 536 | return 0; |
| 537 | } |
| 538 | |
Fabio Estevam | fca37fc | 2012-08-05 07:31:34 +0000 | [diff] [blame] | 539 | /* |
| 540 | * Do not overwrite the console |
| 541 | * Use always serial for U-Boot console |
| 542 | */ |
| 543 | int overwrite_console(void) |
| 544 | { |
| 545 | return 1; |
| 546 | } |
| 547 | |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 548 | int checkboard(void) |
| 549 | { |
Jason Liu | 5195890 | 2011-04-22 02:55:42 +0000 | [diff] [blame] | 550 | puts("Board: TTControl Vision II CPU V\n"); |
Stefano Babic | f8f8acd | 2010-07-06 19:32:09 +0200 | [diff] [blame] | 551 | |
| 552 | return 0; |
| 553 | } |
| 554 | |
Stefano Babic | a0152c4 | 2010-10-21 10:34:39 +0200 | [diff] [blame] | 555 | int do_vision_lcd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) |
| 556 | { |
| 557 | int on; |
| 558 | |
| 559 | if (argc < 2) |
| 560 | return cmd_usage(cmdtp); |
| 561 | |
| 562 | on = (strcmp(argv[1], "on") == 0); |
| 563 | backlight(on); |
| 564 | |
| 565 | return 0; |
| 566 | } |
| 567 | |
| 568 | U_BOOT_CMD( |
| 569 | lcdbl, CONFIG_SYS_MAXARGS, 1, do_vision_lcd, |
| 570 | "Vision2 Backlight", |
| 571 | "lcdbl [on|off]\n" |
| 572 | ); |