blob: 54de966741549f5471bc68f4a818606e33f7a0ba [file] [log] [blame]
stroesec93f7092003-05-23 11:27:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
stroesec93f7092003-05-23 11:27:18 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000021#define CONFIG_4xx 1 /* ...member of PPC4xx family */
22#define CONFIG_ASH405 1 /* ...on a ASH405 board */
stroesec93f7092003-05-23 11:27:18 +000023
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
25
wdenkc837dcb2004-01-20 23:12:12 +000026#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
27#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroesec93f7092003-05-23 11:27:18 +000028
stroesea20b27a2004-12-16 18:05:42 +000029#define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */
stroesec93f7092003-05-23 11:27:18 +000030
31#define CONFIG_BAUDRATE 9600
32#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
33
34#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000035#undef CONFIG_BOOTCOMMAND
36
37#define CONFIG_PREBOOT /* enable preboot variable */
stroesec93f7092003-05-23 11:27:18 +000038
39#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesec93f7092003-05-23 11:27:18 +000041
Matthias Fuchsbd84ee42007-07-09 10:10:06 +020042#undef CONFIG_HAS_ETH1
43
Ben Warren96e21f82008-10-27 23:50:15 -070044#define CONFIG_PPC4xx_EMAC
stroesec93f7092003-05-23 11:27:18 +000045#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000046#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000047#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchsbd84ee42007-07-09 10:10:06 +020048#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
stroesea20b27a2004-12-16 18:05:42 +000049
50#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
stroesec93f7092003-05-23 11:27:18 +000051
stroesec93f7092003-05-23 11:27:18 +000052
Jon Loeliger498ff9a2007-07-05 19:13:52 -050053/*
Jon Loeliger11799432007-07-10 09:02:57 -050054 * BOOTP options
55 */
56#define CONFIG_BOOTP_BOOTFILESIZE
57#define CONFIG_BOOTP_BOOTPATH
58#define CONFIG_BOOTP_GATEWAY
59#define CONFIG_BOOTP_HOSTNAME
60
61
62/*
Jon Loeliger498ff9a2007-07-05 19:13:52 -050063 * Command line configuration.
64 */
65#include <config_cmd_default.h>
66
67#define CONFIG_CMD_DHCP
68#define CONFIG_CMD_IRQ
69#define CONFIG_CMD_ELF
70#define CONFIG_CMD_NAND
71#define CONFIG_CMD_DATE
72#define CONFIG_CMD_I2C
73#define CONFIG_CMD_MII
74#define CONFIG_CMD_PING
75#define CONFIG_CMD_EEPROM
76
stroesec93f7092003-05-23 11:27:18 +000077
wdenkc837dcb2004-01-20 23:12:12 +000078#undef CONFIG_WATCHDOG /* watchdog disabled */
stroesec93f7092003-05-23 11:27:18 +000079
wdenkc837dcb2004-01-20 23:12:12 +000080#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroesec93f7092003-05-23 11:27:18 +000082
wdenkc837dcb2004-01-20 23:12:12 +000083#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroesec93f7092003-05-23 11:27:18 +000084
85/*
86 * Miscellaneous configurable options
87 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_LONGHELP /* undef to save memory */
89#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
stroesec93f7092003-05-23 11:27:18 +000090
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
stroesec93f7092003-05-23 11:27:18 +000092
Jon Loeliger498ff9a2007-07-05 19:13:52 -050093#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesec93f7092003-05-23 11:27:18 +000095#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesec93f7092003-05-23 11:27:18 +000097#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
99#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
100#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesec93f7092003-05-23 11:27:18 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesec93f7092003-05-23 11:27:18 +0000103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesec93f7092003-05-23 11:27:18 +0000105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
107#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesec93f7092003-05-23 11:27:18 +0000108
Stefan Roese550650d2010-09-20 16:05:31 +0200109#define CONFIG_CONS_INDEX 1 /* Use UART0 */
110#define CONFIG_SYS_NS16550
111#define CONFIG_SYS_NS16550_SERIAL
112#define CONFIG_SYS_NS16550_REG_SIZE 1
113#define CONFIG_SYS_NS16550_CLK get_serial_clock()
114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_BASE_BAUD 691200
stroesec93f7092003-05-23 11:27:18 +0000117
118/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000120 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
121 57600, 115200, 230400, 460800, 921600 }
stroesec93f7092003-05-23 11:27:18 +0000122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
124#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesec93f7092003-05-23 11:27:18 +0000125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesec93f7092003-05-23 11:27:18 +0000127
128#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
129
wdenkc837dcb2004-01-20 23:12:12 +0000130#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese53cf9432003-06-05 15:39:44 +0000131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese53cf9432003-06-05 15:39:44 +0000133
stroesec93f7092003-05-23 11:27:18 +0000134/*-----------------------------------------------------------------------
135 * NAND-FLASH stuff
136 *-----------------------------------------------------------------------
137 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200140#define NAND_BIG_DELAY_US 25
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
143#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
144#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
145#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100146
Wolfgang Denk170c1972009-07-18 15:32:10 +0200147#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
148#define CONFIG_SYS_NAND_QUIET 1
149
stroesec93f7092003-05-23 11:27:18 +0000150/*-----------------------------------------------------------------------
151 * PCI stuff
152 *-----------------------------------------------------------------------
153 */
wdenkc837dcb2004-01-20 23:12:12 +0000154#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
155#define PCI_HOST_FORCE 1 /* configure as pci host */
156#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroesec93f7092003-05-23 11:27:18 +0000157
wdenkc837dcb2004-01-20 23:12:12 +0000158#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000159#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkc837dcb2004-01-20 23:12:12 +0000160#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
161#undef CONFIG_PCI_PNP /* do pci plug-and-play */
162 /* resource configuration */
stroesec93f7092003-05-23 11:27:18 +0000163
wdenkc837dcb2004-01-20 23:12:12 +0000164#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroesec93f7092003-05-23 11:27:18 +0000165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
167#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
168#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
169#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
170#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
171#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
172#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
173#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
174#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesec93f7092003-05-23 11:27:18 +0000175
176/*-----------------------------------------------------------------------
177 * Start addresses for the final memory configuration
178 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesec93f7092003-05-23 11:27:18 +0000180 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_SDRAM_BASE 0x00000000
182#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
183#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
184#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
185#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
stroesec93f7092003-05-23 11:27:18 +0000186
187/*
188 * For booting Linux, the board info and command line data
189 * have to be in the first 8 MB of memory, since this is
190 * the maximum mapped by the Linux kernel during initialization.
191 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
stroesec93f7092003-05-23 11:27:18 +0000193/*-----------------------------------------------------------------------
194 * FLASH organization
195 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
197#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroesec93f7092003-05-23 11:27:18 +0000198
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
200#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
stroesec93f7092003-05-23 11:27:18 +0000201
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
203#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
204#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesec93f7092003-05-23 11:27:18 +0000205/*
206 * The following defines are added for buggy IOP480 byte interface.
207 * All other boards should use the standard values (CPCI405 etc.)
208 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
210#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
211#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroesec93f7092003-05-23 11:27:18 +0000212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesec93f7092003-05-23 11:27:18 +0000214
215#if 0 /* test-only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
217#define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
stroesec93f7092003-05-23 11:27:18 +0000218#endif
219
220/*-----------------------------------------------------------------------
221 * Environment Variable setup
222 */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200223#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200224#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
225#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
wdenk8bde7f72003-06-27 21:31:46 +0000226 /* total size of a CAT24WC16 is 2048 bytes */
stroesec93f7092003-05-23 11:27:18 +0000227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
229#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
stroesec93f7092003-05-23 11:27:18 +0000230
231/*-----------------------------------------------------------------------
232 * I2C EEPROM (CAT24WC16) for environment
233 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000234#define CONFIG_SYS_I2C
235#define CONFIG_SYS_I2C_PPC4XX
236#define CONFIG_SYS_I2C_PPC4XX_CH0
237#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
238#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
stroesec93f7092003-05-23 11:27:18 +0000239
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
241#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenkc837dcb2004-01-20 23:12:12 +0000242/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
244#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesec93f7092003-05-23 11:27:18 +0000245 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000246 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesec93f7092003-05-23 11:27:18 +0000248
stroesec93f7092003-05-23 11:27:18 +0000249/*
250 * Init Memory Controller:
251 *
252 * BR0/1 and OR0/1 (FLASH)
253 */
254
255#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
256
257/*-----------------------------------------------------------------------
258 * External Bus Controller (EBC) Setup
259 */
260
wdenkc837dcb2004-01-20 23:12:12 +0000261/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_EBC_PB0AP 0x92015480
263/*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
264#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesec93f7092003-05-23 11:27:18 +0000265
wdenkc837dcb2004-01-20 23:12:12 +0000266/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_EBC_PB1AP 0x92015480
268#define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
stroesec93f7092003-05-23 11:27:18 +0000269
wdenkc837dcb2004-01-20 23:12:12 +0000270/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
272#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroesec93f7092003-05-23 11:27:18 +0000273
wdenkc837dcb2004-01-20 23:12:12 +0000274/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
276#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroesec93f7092003-05-23 11:27:18 +0000277
wdenkc837dcb2004-01-20 23:12:12 +0000278#define CAN_BA 0xF0000000 /* CAN Base Address */
279#define DUART0_BA 0xF0000400 /* DUART Base Address */
280#define DUART1_BA 0xF0000408 /* DUART Base Address */
281#define DUART2_BA 0xF0000410 /* DUART Base Address */
282#define DUART3_BA 0xF0000418 /* DUART Base Address */
283#define RTC_BA 0xF0000500 /* RTC Base Address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_NAND_BASE 0xF4000000
stroesec93f7092003-05-23 11:27:18 +0000285
286/*-----------------------------------------------------------------------
287 * FPGA stuff
288 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
290#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroesec93f7092003-05-23 11:27:18 +0000291
292/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
294#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
295#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
296#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
297#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroesec93f7092003-05-23 11:27:18 +0000298
299/*-----------------------------------------------------------------------
300 * Definitions for initial stack pointer and data area (in data cache)
301 */
302/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesec93f7092003-05-23 11:27:18 +0000304
305/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
307#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
308#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200309#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroesec93f7092003-05-23 11:27:18 +0000310
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200311#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesec93f7092003-05-23 11:27:18 +0000313
314/*-----------------------------------------------------------------------
315 * Definitions for GPIO setup (PPC405EP specific)
316 *
wdenkc837dcb2004-01-20 23:12:12 +0000317 * GPIO0[0] - External Bus Controller BLAST output
318 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroesec93f7092003-05-23 11:27:18 +0000319 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
320 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
321 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
322 * GPIO0[24-27] - UART0 control signal inputs/outputs
323 * GPIO0[28-29] - UART1 data signal input/output
324 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
325 */
Stefan Roeseafabb492010-09-12 06:21:37 +0200326#define CONFIG_SYS_GPIO0_OSRL 0x40000550
327#define CONFIG_SYS_GPIO0_OSRH 0x00000110
328#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
329#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roeseafabb492010-09-12 06:21:37 +0200331#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014
stroesec93f7092003-05-23 11:27:18 +0000333
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
stroesec93f7092003-05-23 11:27:18 +0000335
336/*
stroesec93f7092003-05-23 11:27:18 +0000337 * Default speed selection (cpu_plb_opb_ebc) in mhz.
338 * This value will be set if iic boot eprom is disabled.
339 */
340#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000341#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
342#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroesec93f7092003-05-23 11:27:18 +0000343#endif
344#if 1
wdenkc837dcb2004-01-20 23:12:12 +0000345#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
346#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroesec93f7092003-05-23 11:27:18 +0000347#endif
348#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000349#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
350#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroesec93f7092003-05-23 11:27:18 +0000351#endif
352
353#endif /* __CONFIG_H */