blob: 878f2be166f98bc097c52888bfe54b6d27b7cf9d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Peng Fanbb0fabe2018-01-10 13:20:22 +08002/*
3 * Copyright 2017 NXP
4 *
5 * Peng Fan <peng.fan@nxp.com>
Peng Fanbb0fabe2018-01-10 13:20:22 +08006 */
7
8#include <common.h>
9#include <asm/arch/clock.h>
10#include <asm/arch/imx-regs.h>
11#include <asm/io.h>
12#include <asm/arch/sys_proto.h>
13#include <errno.h>
14#include <linux/iopoll.h>
15
Peng Fanbb0fabe2018-01-10 13:20:22 +080016static struct anamix_pll *ana_pll = (struct anamix_pll *)ANATOP_BASE_ADDR;
17
18static u32 decode_frac_pll(enum clk_root_src frac_pll)
19{
20 u32 pll_cfg0, pll_cfg1, pllout;
21 u32 pll_refclk_sel, pll_refclk;
22 u32 divr_val, divq_val, divf_val, divff, divfi;
23 u32 pllout_div_shift, pllout_div_mask, pllout_div;
24
25 switch (frac_pll) {
26 case ARM_PLL_CLK:
27 pll_cfg0 = readl(&ana_pll->arm_pll_cfg0);
28 pll_cfg1 = readl(&ana_pll->arm_pll_cfg1);
29 pllout_div_shift = HW_FRAC_ARM_PLL_DIV_SHIFT;
30 pllout_div_mask = HW_FRAC_ARM_PLL_DIV_MASK;
31 break;
32 default:
33 printf("Frac PLL %d not supporte\n", frac_pll);
34 return 0;
35 }
36
37 pllout_div = readl(&ana_pll->frac_pllout_div_cfg);
38 pllout_div = (pllout_div & pllout_div_mask) >> pllout_div_shift;
39
40 /* Power down */
41 if (pll_cfg0 & FRAC_PLL_PD_MASK)
42 return 0;
43
44 /* output not enabled */
45 if ((pll_cfg0 & FRAC_PLL_CLKE_MASK) == 0)
46 return 0;
47
48 pll_refclk_sel = pll_cfg0 & FRAC_PLL_REFCLK_SEL_MASK;
49
50 if (pll_refclk_sel == FRAC_PLL_REFCLK_SEL_OSC_25M)
51 pll_refclk = 25000000u;
52 else if (pll_refclk_sel == FRAC_PLL_REFCLK_SEL_OSC_27M)
53 pll_refclk = 27000000u;
54 else if (pll_refclk_sel == FRAC_PLL_REFCLK_SEL_HDMI_PHY_27M)
55 pll_refclk = 27000000u;
56 else
57 pll_refclk = 0;
58
59 if (pll_cfg0 & FRAC_PLL_BYPASS_MASK)
60 return pll_refclk;
61
62 divr_val = (pll_cfg0 & FRAC_PLL_REFCLK_DIV_VAL_MASK) >>
63 FRAC_PLL_REFCLK_DIV_VAL_SHIFT;
64 divq_val = pll_cfg0 & FRAC_PLL_OUTPUT_DIV_VAL_MASK;
65
66 divff = (pll_cfg1 & FRAC_PLL_FRAC_DIV_CTL_MASK) >>
67 FRAC_PLL_FRAC_DIV_CTL_SHIFT;
68 divfi = pll_cfg1 & FRAC_PLL_INT_DIV_CTL_MASK;
69
70 divf_val = 1 + divfi + divff / (1 << 24);
71
72 pllout = pll_refclk / (divr_val + 1) * 8 * divf_val /
73 ((divq_val + 1) * 2);
74
75 return pllout / (pllout_div + 1);
76}
77
78static u32 decode_sscg_pll(enum clk_root_src sscg_pll)
79{
80 u32 pll_cfg0, pll_cfg1, pll_cfg2;
81 u32 pll_refclk_sel, pll_refclk;
82 u32 divr1, divr2, divf1, divf2, divq, div;
83 u32 sse;
84 u32 pll_clke;
85 u32 pllout_div_shift, pllout_div_mask, pllout_div;
86 u32 pllout;
87
88 switch (sscg_pll) {
89 case SYSTEM_PLL1_800M_CLK:
90 case SYSTEM_PLL1_400M_CLK:
91 case SYSTEM_PLL1_266M_CLK:
92 case SYSTEM_PLL1_200M_CLK:
93 case SYSTEM_PLL1_160M_CLK:
94 case SYSTEM_PLL1_133M_CLK:
95 case SYSTEM_PLL1_100M_CLK:
96 case SYSTEM_PLL1_80M_CLK:
97 case SYSTEM_PLL1_40M_CLK:
98 pll_cfg0 = readl(&ana_pll->sys_pll1_cfg0);
99 pll_cfg1 = readl(&ana_pll->sys_pll1_cfg1);
100 pll_cfg2 = readl(&ana_pll->sys_pll1_cfg2);
101 pllout_div_shift = HW_SSCG_SYSTEM_PLL1_DIV_SHIFT;
102 pllout_div_mask = HW_SSCG_SYSTEM_PLL1_DIV_MASK;
103 break;
104 case SYSTEM_PLL2_1000M_CLK:
105 case SYSTEM_PLL2_500M_CLK:
106 case SYSTEM_PLL2_333M_CLK:
107 case SYSTEM_PLL2_250M_CLK:
108 case SYSTEM_PLL2_200M_CLK:
109 case SYSTEM_PLL2_166M_CLK:
110 case SYSTEM_PLL2_125M_CLK:
111 case SYSTEM_PLL2_100M_CLK:
112 case SYSTEM_PLL2_50M_CLK:
113 pll_cfg0 = readl(&ana_pll->sys_pll2_cfg0);
114 pll_cfg1 = readl(&ana_pll->sys_pll2_cfg1);
115 pll_cfg2 = readl(&ana_pll->sys_pll2_cfg2);
116 pllout_div_shift = HW_SSCG_SYSTEM_PLL2_DIV_SHIFT;
117 pllout_div_mask = HW_SSCG_SYSTEM_PLL2_DIV_MASK;
118 break;
119 case SYSTEM_PLL3_CLK:
120 pll_cfg0 = readl(&ana_pll->sys_pll3_cfg0);
121 pll_cfg1 = readl(&ana_pll->sys_pll3_cfg1);
122 pll_cfg2 = readl(&ana_pll->sys_pll3_cfg2);
123 pllout_div_shift = HW_SSCG_SYSTEM_PLL3_DIV_SHIFT;
124 pllout_div_mask = HW_SSCG_SYSTEM_PLL3_DIV_MASK;
125 break;
126 case DRAM_PLL1_CLK:
127 pll_cfg0 = readl(&ana_pll->dram_pll_cfg0);
128 pll_cfg1 = readl(&ana_pll->dram_pll_cfg1);
129 pll_cfg2 = readl(&ana_pll->dram_pll_cfg2);
130 pllout_div_shift = HW_SSCG_DRAM_PLL_DIV_SHIFT;
131 pllout_div_mask = HW_SSCG_DRAM_PLL_DIV_MASK;
132 break;
133 default:
134 printf("sscg pll %d not supporte\n", sscg_pll);
135 return 0;
136 }
137
138 switch (sscg_pll) {
139 case DRAM_PLL1_CLK:
140 pll_clke = SSCG_PLL_DRAM_PLL_CLKE_MASK;
141 div = 1;
142 break;
143 case SYSTEM_PLL3_CLK:
144 pll_clke = SSCG_PLL_PLL3_CLKE_MASK;
145 div = 1;
146 break;
147 case SYSTEM_PLL2_1000M_CLK:
148 case SYSTEM_PLL1_800M_CLK:
149 pll_clke = SSCG_PLL_CLKE_MASK;
150 div = 1;
151 break;
152 case SYSTEM_PLL2_500M_CLK:
153 case SYSTEM_PLL1_400M_CLK:
154 pll_clke = SSCG_PLL_DIV2_CLKE_MASK;
155 div = 2;
156 break;
157 case SYSTEM_PLL2_333M_CLK:
158 case SYSTEM_PLL1_266M_CLK:
159 pll_clke = SSCG_PLL_DIV3_CLKE_MASK;
160 div = 3;
161 break;
162 case SYSTEM_PLL2_250M_CLK:
163 case SYSTEM_PLL1_200M_CLK:
164 pll_clke = SSCG_PLL_DIV4_CLKE_MASK;
165 div = 4;
166 break;
167 case SYSTEM_PLL2_200M_CLK:
168 case SYSTEM_PLL1_160M_CLK:
169 pll_clke = SSCG_PLL_DIV5_CLKE_MASK;
170 div = 5;
171 break;
172 case SYSTEM_PLL2_166M_CLK:
173 case SYSTEM_PLL1_133M_CLK:
174 pll_clke = SSCG_PLL_DIV6_CLKE_MASK;
175 div = 6;
176 break;
177 case SYSTEM_PLL2_125M_CLK:
178 case SYSTEM_PLL1_100M_CLK:
179 pll_clke = SSCG_PLL_DIV8_CLKE_MASK;
180 div = 8;
181 break;
182 case SYSTEM_PLL2_100M_CLK:
183 case SYSTEM_PLL1_80M_CLK:
184 pll_clke = SSCG_PLL_DIV10_CLKE_MASK;
185 div = 10;
186 break;
187 case SYSTEM_PLL2_50M_CLK:
188 case SYSTEM_PLL1_40M_CLK:
189 pll_clke = SSCG_PLL_DIV20_CLKE_MASK;
190 div = 20;
191 break;
192 default:
193 printf("sscg pll %d not supporte\n", sscg_pll);
194 return 0;
195 }
196
197 /* Power down */
198 if (pll_cfg0 & SSCG_PLL_PD_MASK)
199 return 0;
200
201 /* output not enabled */
202 if ((pll_cfg0 & pll_clke) == 0)
203 return 0;
204
205 pllout_div = readl(&ana_pll->sscg_pllout_div_cfg);
206 pllout_div = (pllout_div & pllout_div_mask) >> pllout_div_shift;
207
208 pll_refclk_sel = pll_cfg0 & SSCG_PLL_REFCLK_SEL_MASK;
209
210 if (pll_refclk_sel == SSCG_PLL_REFCLK_SEL_OSC_25M)
211 pll_refclk = 25000000u;
212 else if (pll_refclk_sel == SSCG_PLL_REFCLK_SEL_OSC_27M)
213 pll_refclk = 27000000u;
214 else if (pll_refclk_sel == SSCG_PLL_REFCLK_SEL_HDMI_PHY_27M)
215 pll_refclk = 27000000u;
216 else
217 pll_refclk = 0;
218
219 /* We assume bypass1/2 are the same value */
220 if ((pll_cfg0 & SSCG_PLL_BYPASS1_MASK) ||
221 (pll_cfg0 & SSCG_PLL_BYPASS2_MASK))
222 return pll_refclk;
223
224 divr1 = (pll_cfg2 & SSCG_PLL_REF_DIVR1_MASK) >>
225 SSCG_PLL_REF_DIVR1_SHIFT;
226 divr2 = (pll_cfg2 & SSCG_PLL_REF_DIVR2_MASK) >>
227 SSCG_PLL_REF_DIVR2_SHIFT;
228 divf1 = (pll_cfg2 & SSCG_PLL_FEEDBACK_DIV_F1_MASK) >>
229 SSCG_PLL_FEEDBACK_DIV_F1_SHIFT;
230 divf2 = (pll_cfg2 & SSCG_PLL_FEEDBACK_DIV_F2_MASK) >>
231 SSCG_PLL_FEEDBACK_DIV_F2_SHIFT;
232 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >>
233 SSCG_PLL_OUTPUT_DIV_VAL_SHIFT;
234 sse = pll_cfg1 & SSCG_PLL_SSE_MASK;
235
236 if (sse)
237 sse = 8;
238 else
239 sse = 2;
240
241 pllout = pll_refclk / (divr1 + 1) * sse * (divf1 + 1) /
242 (divr2 + 1) * (divf2 + 1) / (divq + 1);
243
244 return pllout / (pllout_div + 1) / div;
245}
246
247static u32 get_root_src_clk(enum clk_root_src root_src)
248{
249 switch (root_src) {
250 case OSC_25M_CLK:
251 return 25000000;
252 case OSC_27M_CLK:
Fabio Estevamd4a0c092018-12-28 16:43:01 -0200253 return 27000000;
Peng Fanbb0fabe2018-01-10 13:20:22 +0800254 case OSC_32K_CLK:
Fabio Estevamd4a0c092018-12-28 16:43:01 -0200255 return 32768;
Peng Fanbb0fabe2018-01-10 13:20:22 +0800256 case ARM_PLL_CLK:
257 return decode_frac_pll(root_src);
258 case SYSTEM_PLL1_800M_CLK:
259 case SYSTEM_PLL1_400M_CLK:
260 case SYSTEM_PLL1_266M_CLK:
261 case SYSTEM_PLL1_200M_CLK:
262 case SYSTEM_PLL1_160M_CLK:
263 case SYSTEM_PLL1_133M_CLK:
264 case SYSTEM_PLL1_100M_CLK:
265 case SYSTEM_PLL1_80M_CLK:
266 case SYSTEM_PLL1_40M_CLK:
267 case SYSTEM_PLL2_1000M_CLK:
268 case SYSTEM_PLL2_500M_CLK:
269 case SYSTEM_PLL2_333M_CLK:
270 case SYSTEM_PLL2_250M_CLK:
271 case SYSTEM_PLL2_200M_CLK:
272 case SYSTEM_PLL2_166M_CLK:
273 case SYSTEM_PLL2_125M_CLK:
274 case SYSTEM_PLL2_100M_CLK:
275 case SYSTEM_PLL2_50M_CLK:
276 case SYSTEM_PLL3_CLK:
277 return decode_sscg_pll(root_src);
278 default:
279 return 0;
280 }
281
282 return 0;
283}
284
285static u32 get_root_clk(enum clk_root_index clock_id)
286{
287 enum clk_root_src root_src;
288 u32 post_podf, pre_podf, root_src_clk;
289
290 if (clock_root_enabled(clock_id) <= 0)
291 return 0;
292
293 if (clock_get_prediv(clock_id, &pre_podf) < 0)
294 return 0;
295
296 if (clock_get_postdiv(clock_id, &post_podf) < 0)
297 return 0;
298
299 if (clock_get_src(clock_id, &root_src) < 0)
300 return 0;
301
302 root_src_clk = get_root_src_clk(root_src);
303
304 return root_src_clk / (post_podf + 1) / (pre_podf + 1);
305}
306
307#ifdef CONFIG_MXC_OCOTP
308void enable_ocotp_clk(unsigned char enable)
309{
310 clock_enable(CCGR_OCOTP, !!enable);
311}
312#endif
313
314int enable_i2c_clk(unsigned char enable, unsigned int i2c_num)
315{
316 /* 0 - 3 is valid i2c num */
317 if (i2c_num > 3)
318 return -EINVAL;
319
320 clock_enable(CCGR_I2C1 + i2c_num, !!enable);
321
322 return 0;
323}
324
Peng Fan8838cdf2019-08-27 06:25:48 +0000325unsigned int mxc_get_clock(enum mxc_clock clk)
Peng Fanbb0fabe2018-01-10 13:20:22 +0800326{
327 u32 val;
328
Peng Fan392a4e62019-12-11 06:17:12 +0000329 switch(clk) {
330 case MXC_ARM_CLK:
Peng Fanbb0fabe2018-01-10 13:20:22 +0800331 return get_root_clk(ARM_A53_CLK_ROOT);
Peng Fan392a4e62019-12-11 06:17:12 +0000332 case MXC_IPG_CLK:
Peng Fanbb0fabe2018-01-10 13:20:22 +0800333 clock_get_target_val(IPG_CLK_ROOT, &val);
334 val = val & 0x3;
335 return get_root_clk(AHB_CLK_ROOT) / (val + 1);
Peng Fan392a4e62019-12-11 06:17:12 +0000336 case MXC_ESDHC_CLK:
337 return get_root_clk(USDHC1_CLK_ROOT);
338 case MXC_ESDHC2_CLK:
339 return get_root_clk(USDHC2_CLK_ROOT);
340 default:
341 return get_root_clk(clk);
Peng Fanbb0fabe2018-01-10 13:20:22 +0800342 }
Peng Fanbb0fabe2018-01-10 13:20:22 +0800343}
344
345u32 imx_get_uartclk(void)
346{
347 return mxc_get_clock(UART1_CLK_ROOT);
348}
349
350void mxs_set_lcdclk(u32 base_addr, u32 freq)
351{
352 /*
353 * LCDIF_PIXEL_CLK: select 800MHz root clock,
354 * select pre divider 8, output is 100 MHz
355 */
356 clock_set_target_val(LCDIF_PIXEL_CLK_ROOT, CLK_ROOT_ON |
357 CLK_ROOT_SOURCE_SEL(4) |
358 CLK_ROOT_PRE_DIV(CLK_ROOT_PRE_DIV8));
359}
360
361void init_wdog_clk(void)
362{
363 clock_enable(CCGR_WDOG1, 0);
364 clock_enable(CCGR_WDOG2, 0);
365 clock_enable(CCGR_WDOG3, 0);
366 clock_set_target_val(WDOG_CLK_ROOT, CLK_ROOT_ON |
367 CLK_ROOT_SOURCE_SEL(0));
368 clock_set_target_val(WDOG_CLK_ROOT, CLK_ROOT_ON |
369 CLK_ROOT_SOURCE_SEL(0));
370 clock_set_target_val(WDOG_CLK_ROOT, CLK_ROOT_ON |
371 CLK_ROOT_SOURCE_SEL(0));
372 clock_enable(CCGR_WDOG1, 1);
373 clock_enable(CCGR_WDOG2, 1);
374 clock_enable(CCGR_WDOG3, 1);
375}
376
377void init_usb_clk(void)
378{
379 if (!is_usb_boot()) {
380 clock_enable(CCGR_USB_CTRL1, 0);
381 clock_enable(CCGR_USB_CTRL2, 0);
382 clock_enable(CCGR_USB_PHY1, 0);
383 clock_enable(CCGR_USB_PHY2, 0);
384 /* 500MHz */
385 clock_set_target_val(USB_BUS_CLK_ROOT, CLK_ROOT_ON |
386 CLK_ROOT_SOURCE_SEL(1));
387 /* 100MHz */
388 clock_set_target_val(USB_CORE_REF_CLK_ROOT, CLK_ROOT_ON |
389 CLK_ROOT_SOURCE_SEL(1));
390 /* 100MHz */
391 clock_set_target_val(USB_PHY_REF_CLK_ROOT, CLK_ROOT_ON |
392 CLK_ROOT_SOURCE_SEL(1));
393 clock_enable(CCGR_USB_CTRL1, 1);
394 clock_enable(CCGR_USB_CTRL2, 1);
395 clock_enable(CCGR_USB_PHY1, 1);
396 clock_enable(CCGR_USB_PHY2, 1);
397 }
398}
399
Peng Fan2dfecdd2019-10-16 10:24:22 +0000400void init_nand_clk(void)
401{
402 clock_enable(CCGR_RAWNAND, 0);
403 clock_set_target_val(NAND_CLK_ROOT,
404 CLK_ROOT_ON | CLK_ROOT_SOURCE_SEL(3) |
405 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV4));
406 clock_enable(CCGR_RAWNAND, 1);
407}
408
Peng Fanbb0fabe2018-01-10 13:20:22 +0800409void init_uart_clk(u32 index)
410{
411 /* Set uart clock root 25M OSC */
412 switch (index) {
413 case 0:
414 clock_enable(CCGR_UART1, 0);
415 clock_set_target_val(UART1_CLK_ROOT, CLK_ROOT_ON |
416 CLK_ROOT_SOURCE_SEL(0));
417 clock_enable(CCGR_UART1, 1);
418 return;
419 case 1:
420 clock_enable(CCGR_UART2, 0);
421 clock_set_target_val(UART2_CLK_ROOT, CLK_ROOT_ON |
422 CLK_ROOT_SOURCE_SEL(0));
423 clock_enable(CCGR_UART2, 1);
424 return;
425 case 2:
426 clock_enable(CCGR_UART3, 0);
427 clock_set_target_val(UART3_CLK_ROOT, CLK_ROOT_ON |
428 CLK_ROOT_SOURCE_SEL(0));
429 clock_enable(CCGR_UART3, 1);
430 return;
431 case 3:
432 clock_enable(CCGR_UART4, 0);
433 clock_set_target_val(UART4_CLK_ROOT, CLK_ROOT_ON |
434 CLK_ROOT_SOURCE_SEL(0));
435 clock_enable(CCGR_UART4, 1);
436 return;
437 default:
438 printf("Invalid uart index\n");
439 return;
440 }
441}
442
443void init_clk_usdhc(u32 index)
444{
445 /*
446 * set usdhc clock root
447 * sys pll1 400M
448 */
449 switch (index) {
450 case 0:
451 clock_enable(CCGR_USDHC1, 0);
452 clock_set_target_val(USDHC1_CLK_ROOT, CLK_ROOT_ON |
453 CLK_ROOT_SOURCE_SEL(1) |
454 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV2));
455 clock_enable(CCGR_USDHC1, 1);
456 return;
457 case 1:
458 clock_enable(CCGR_USDHC2, 0);
459 clock_set_target_val(USDHC2_CLK_ROOT, CLK_ROOT_ON |
460 CLK_ROOT_SOURCE_SEL(1) |
461 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV2));
462 clock_enable(CCGR_USDHC2, 1);
463 return;
464 default:
465 printf("Invalid usdhc index\n");
466 return;
467 }
468}
469
470int set_clk_qspi(void)
471{
472 /*
473 * set qspi root
474 * sys pll1 100M
475 */
476 clock_enable(CCGR_QSPI, 0);
477 clock_set_target_val(QSPI_CLK_ROOT, CLK_ROOT_ON |
478 CLK_ROOT_SOURCE_SEL(7));
479 clock_enable(CCGR_QSPI, 1);
480
481 return 0;
482}
483
484#ifdef CONFIG_FEC_MXC
485int set_clk_enet(enum enet_freq type)
486{
487 u32 target;
488 u32 enet1_ref;
489
490 switch (type) {
491 case ENET_125MHZ:
492 enet1_ref = ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK;
493 break;
494 case ENET_50MHZ:
495 enet1_ref = ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_50M_CLK;
496 break;
497 case ENET_25MHZ:
498 enet1_ref = ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_25M_CLK;
499 break;
500 default:
501 return -EINVAL;
502 }
503
504 /* disable the clock first */
505 clock_enable(CCGR_ENET1, 0);
506 clock_enable(CCGR_SIM_ENET, 0);
507
508 /* set enet axi clock 266Mhz */
509 target = CLK_ROOT_ON | ENET_AXI_CLK_ROOT_FROM_SYS1_PLL_266M |
510 CLK_ROOT_PRE_DIV(CLK_ROOT_PRE_DIV1) |
511 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV1);
512 clock_set_target_val(ENET_AXI_CLK_ROOT, target);
513
514 target = CLK_ROOT_ON | enet1_ref |
515 CLK_ROOT_PRE_DIV(CLK_ROOT_PRE_DIV1) |
516 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV1);
517 clock_set_target_val(ENET_REF_CLK_ROOT, target);
518
519 target = CLK_ROOT_ON |
520 ENET1_TIME_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK |
521 CLK_ROOT_PRE_DIV(CLK_ROOT_PRE_DIV1) |
522 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV4);
523 clock_set_target_val(ENET_TIMER_CLK_ROOT, target);
524
525 /* enable clock */
526 clock_enable(CCGR_SIM_ENET, 1);
527 clock_enable(CCGR_ENET1, 1);
528
529 return 0;
530}
531#endif
532
533u32 imx_get_fecclk(void)
534{
535 return get_root_clk(ENET_AXI_CLK_ROOT);
536}
537
Peng Fanb3e5cb82018-11-20 10:19:32 +0000538static struct dram_bypass_clk_setting imx8mq_dram_bypass_tbl[] = {
539 DRAM_BYPASS_ROOT_CONFIG(MHZ(100), 2, CLK_ROOT_PRE_DIV1, 2,
540 CLK_ROOT_PRE_DIV2),
541 DRAM_BYPASS_ROOT_CONFIG(MHZ(250), 3, CLK_ROOT_PRE_DIV2, 2,
542 CLK_ROOT_PRE_DIV2),
543 DRAM_BYPASS_ROOT_CONFIG(MHZ(400), 1, CLK_ROOT_PRE_DIV2, 3,
544 CLK_ROOT_PRE_DIV2),
545};
546
547void dram_enable_bypass(ulong clk_val)
Peng Fanbb0fabe2018-01-10 13:20:22 +0800548{
Peng Fanb3e5cb82018-11-20 10:19:32 +0000549 int i;
550 struct dram_bypass_clk_setting *config;
551
552 for (i = 0; i < ARRAY_SIZE(imx8mq_dram_bypass_tbl); i++) {
553 if (clk_val == imx8mq_dram_bypass_tbl[i].clk)
554 break;
555 }
556
557 if (i == ARRAY_SIZE(imx8mq_dram_bypass_tbl)) {
558 printf("No matched freq table %lu\n", clk_val);
559 return;
560 }
561
562 config = &imx8mq_dram_bypass_tbl[i];
563
564 clock_set_target_val(DRAM_ALT_CLK_ROOT, CLK_ROOT_ON |
565 CLK_ROOT_SOURCE_SEL(config->alt_root_sel) |
566 CLK_ROOT_PRE_DIV(config->alt_pre_div));
567 clock_set_target_val(DRAM_APB_CLK_ROOT, CLK_ROOT_ON |
568 CLK_ROOT_SOURCE_SEL(config->apb_root_sel) |
569 CLK_ROOT_PRE_DIV(config->apb_pre_div));
570 clock_set_target_val(DRAM_SEL_CFG, CLK_ROOT_ON |
571 CLK_ROOT_SOURCE_SEL(1));
572}
573
574void dram_disable_bypass(void)
575{
576 clock_set_target_val(DRAM_SEL_CFG, CLK_ROOT_ON |
577 CLK_ROOT_SOURCE_SEL(0));
578 clock_set_target_val(DRAM_APB_CLK_ROOT, CLK_ROOT_ON |
579 CLK_ROOT_SOURCE_SEL(4) |
580 CLK_ROOT_PRE_DIV(CLK_ROOT_PRE_DIV5));
581}
582
583#ifdef CONFIG_SPL_BUILD
584void dram_pll_init(ulong pll_val)
585{
Peng Fanbb0fabe2018-01-10 13:20:22 +0800586 u32 val;
Peng Fanb3e5cb82018-11-20 10:19:32 +0000587 void __iomem *pll_control_reg = &ana_pll->dram_pll_cfg0;
588 void __iomem *pll_cfg_reg2 = &ana_pll->dram_pll_cfg2;
Peng Fanbb0fabe2018-01-10 13:20:22 +0800589
Peng Fanb3e5cb82018-11-20 10:19:32 +0000590 /* Bypass */
591 setbits_le32(pll_control_reg, SSCG_PLL_BYPASS1_MASK);
592 setbits_le32(pll_control_reg, SSCG_PLL_BYPASS2_MASK);
Peng Fanbb0fabe2018-01-10 13:20:22 +0800593
Peng Fanb3e5cb82018-11-20 10:19:32 +0000594 switch (pll_val) {
595 case MHZ(800):
596 val = readl(pll_cfg_reg2);
597 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK |
598 SSCG_PLL_FEEDBACK_DIV_F2_MASK |
599 SSCG_PLL_FEEDBACK_DIV_F1_MASK |
600 SSCG_PLL_REF_DIVR2_MASK);
601 val |= SSCG_PLL_OUTPUT_DIV_VAL(0);
602 val |= SSCG_PLL_FEEDBACK_DIV_F2_VAL(11);
603 val |= SSCG_PLL_FEEDBACK_DIV_F1_VAL(39);
604 val |= SSCG_PLL_REF_DIVR2_VAL(29);
605 writel(val, pll_cfg_reg2);
606 break;
607 case MHZ(600):
608 val = readl(pll_cfg_reg2);
609 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK |
610 SSCG_PLL_FEEDBACK_DIV_F2_MASK |
611 SSCG_PLL_FEEDBACK_DIV_F1_MASK |
612 SSCG_PLL_REF_DIVR2_MASK);
613 val |= SSCG_PLL_OUTPUT_DIV_VAL(1);
614 val |= SSCG_PLL_FEEDBACK_DIV_F2_VAL(17);
615 val |= SSCG_PLL_FEEDBACK_DIV_F1_VAL(39);
616 val |= SSCG_PLL_REF_DIVR2_VAL(29);
617 writel(val, pll_cfg_reg2);
618 break;
619 case MHZ(400):
620 val = readl(pll_cfg_reg2);
621 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK |
622 SSCG_PLL_FEEDBACK_DIV_F2_MASK |
623 SSCG_PLL_FEEDBACK_DIV_F1_MASK |
624 SSCG_PLL_REF_DIVR2_MASK);
625 val |= SSCG_PLL_OUTPUT_DIV_VAL(1);
626 val |= SSCG_PLL_FEEDBACK_DIV_F2_VAL(11);
627 val |= SSCG_PLL_FEEDBACK_DIV_F1_VAL(39);
628 val |= SSCG_PLL_REF_DIVR2_VAL(29);
629 writel(val, pll_cfg_reg2);
630 break;
631 case MHZ(167):
632 val = readl(pll_cfg_reg2);
633 val &= ~(SSCG_PLL_OUTPUT_DIV_VAL_MASK |
634 SSCG_PLL_FEEDBACK_DIV_F2_MASK |
635 SSCG_PLL_FEEDBACK_DIV_F1_MASK |
636 SSCG_PLL_REF_DIVR2_MASK);
637 val |= SSCG_PLL_OUTPUT_DIV_VAL(3);
638 val |= SSCG_PLL_FEEDBACK_DIV_F2_VAL(8);
639 val |= SSCG_PLL_FEEDBACK_DIV_F1_VAL(45);
640 val |= SSCG_PLL_REF_DIVR2_VAL(30);
641 writel(val, pll_cfg_reg2);
642 break;
643 default:
644 break;
645 }
Peng Fanbb0fabe2018-01-10 13:20:22 +0800646
647 /* Clear power down bit */
Peng Fanb3e5cb82018-11-20 10:19:32 +0000648 clrbits_le32(pll_control_reg, SSCG_PLL_PD_MASK);
Peng Fanbb0fabe2018-01-10 13:20:22 +0800649 /* Eanble ARM_PLL/SYS_PLL */
Peng Fanb3e5cb82018-11-20 10:19:32 +0000650 setbits_le32(pll_control_reg, SSCG_PLL_DRAM_PLL_CLKE_MASK);
Peng Fanbb0fabe2018-01-10 13:20:22 +0800651
652 /* Clear bypass */
Peng Fanb3e5cb82018-11-20 10:19:32 +0000653 clrbits_le32(pll_control_reg, SSCG_PLL_BYPASS1_MASK);
Peng Fanbb0fabe2018-01-10 13:20:22 +0800654 __udelay(100);
Peng Fanb3e5cb82018-11-20 10:19:32 +0000655 clrbits_le32(pll_control_reg, SSCG_PLL_BYPASS2_MASK);
Peng Fanbb0fabe2018-01-10 13:20:22 +0800656 /* Wait lock */
Peng Fanb3e5cb82018-11-20 10:19:32 +0000657 while (!(readl(pll_control_reg) & SSCG_PLL_LOCK_MASK))
658 ;
Peng Fanbb0fabe2018-01-10 13:20:22 +0800659}
660
661int frac_pll_init(u32 pll, enum frac_pll_out_val val)
662{
663 void __iomem *pll_cfg0, __iomem *pll_cfg1;
664 u32 val_cfg0, val_cfg1;
665 int ret;
666
667 switch (pll) {
668 case ANATOP_ARM_PLL:
669 pll_cfg0 = &ana_pll->arm_pll_cfg0;
670 pll_cfg1 = &ana_pll->arm_pll_cfg1;
671
672 if (val == FRAC_PLL_OUT_1000M)
673 val_cfg1 = FRAC_PLL_INT_DIV_CTL_VAL(49);
674 else
675 val_cfg1 = FRAC_PLL_INT_DIV_CTL_VAL(79);
676 val_cfg0 = FRAC_PLL_CLKE_MASK | FRAC_PLL_REFCLK_SEL_OSC_25M |
677 FRAC_PLL_LOCK_SEL_MASK | FRAC_PLL_NEWDIV_VAL_MASK |
678 FRAC_PLL_REFCLK_DIV_VAL(4) |
679 FRAC_PLL_OUTPUT_DIV_VAL(0);
680 break;
681 default:
682 return -EINVAL;
683 }
684
685 /* bypass the clock */
686 setbits_le32(pll_cfg0, FRAC_PLL_BYPASS_MASK);
687 /* Set the value */
688 writel(val_cfg1, pll_cfg1);
689 writel(val_cfg0 | FRAC_PLL_BYPASS_MASK, pll_cfg0);
690 val_cfg0 = readl(pll_cfg0);
691 /* unbypass the clock */
692 clrbits_le32(pll_cfg0, FRAC_PLL_BYPASS_MASK);
693 ret = readl_poll_timeout(pll_cfg0, val_cfg0,
694 val_cfg0 & FRAC_PLL_LOCK_MASK, 1);
695 if (ret)
696 printf("%s timeout\n", __func__);
697 clrbits_le32(pll_cfg0, FRAC_PLL_NEWDIV_VAL_MASK);
698
699 return 0;
700}
701
702int sscg_pll_init(u32 pll)
703{
704 void __iomem *pll_cfg0, __iomem *pll_cfg1, __iomem *pll_cfg2;
705 u32 val_cfg0, val_cfg1, val_cfg2, val;
706 u32 bypass1_mask = 0x20, bypass2_mask = 0x10;
707 int ret;
708
709 switch (pll) {
710 case ANATOP_SYSTEM_PLL1:
711 pll_cfg0 = &ana_pll->sys_pll1_cfg0;
712 pll_cfg1 = &ana_pll->sys_pll1_cfg1;
713 pll_cfg2 = &ana_pll->sys_pll1_cfg2;
714 /* 800MHz */
715 val_cfg2 = SSCG_PLL_FEEDBACK_DIV_F1_VAL(3) |
716 SSCG_PLL_FEEDBACK_DIV_F2_VAL(3);
717 val_cfg1 = 0;
718 val_cfg0 = SSCG_PLL_CLKE_MASK | SSCG_PLL_DIV2_CLKE_MASK |
719 SSCG_PLL_DIV3_CLKE_MASK | SSCG_PLL_DIV4_CLKE_MASK |
720 SSCG_PLL_DIV5_CLKE_MASK | SSCG_PLL_DIV6_CLKE_MASK |
721 SSCG_PLL_DIV8_CLKE_MASK | SSCG_PLL_DIV10_CLKE_MASK |
722 SSCG_PLL_DIV20_CLKE_MASK | SSCG_PLL_LOCK_SEL_MASK |
723 SSCG_PLL_REFCLK_SEL_OSC_25M;
724 break;
725 case ANATOP_SYSTEM_PLL2:
726 pll_cfg0 = &ana_pll->sys_pll2_cfg0;
727 pll_cfg1 = &ana_pll->sys_pll2_cfg1;
728 pll_cfg2 = &ana_pll->sys_pll2_cfg2;
729 /* 1000MHz */
730 val_cfg2 = SSCG_PLL_FEEDBACK_DIV_F1_VAL(3) |
731 SSCG_PLL_FEEDBACK_DIV_F2_VAL(4);
732 val_cfg1 = 0;
733 val_cfg0 = SSCG_PLL_CLKE_MASK | SSCG_PLL_DIV2_CLKE_MASK |
734 SSCG_PLL_DIV3_CLKE_MASK | SSCG_PLL_DIV4_CLKE_MASK |
735 SSCG_PLL_DIV5_CLKE_MASK | SSCG_PLL_DIV6_CLKE_MASK |
736 SSCG_PLL_DIV8_CLKE_MASK | SSCG_PLL_DIV10_CLKE_MASK |
737 SSCG_PLL_DIV20_CLKE_MASK | SSCG_PLL_LOCK_SEL_MASK |
738 SSCG_PLL_REFCLK_SEL_OSC_25M;
739 break;
740 case ANATOP_SYSTEM_PLL3:
741 pll_cfg0 = &ana_pll->sys_pll3_cfg0;
742 pll_cfg1 = &ana_pll->sys_pll3_cfg1;
743 pll_cfg2 = &ana_pll->sys_pll3_cfg2;
744 /* 800MHz */
745 val_cfg2 = SSCG_PLL_FEEDBACK_DIV_F1_VAL(3) |
746 SSCG_PLL_FEEDBACK_DIV_F2_VAL(3);
747 val_cfg1 = 0;
748 val_cfg0 = SSCG_PLL_PLL3_CLKE_MASK | SSCG_PLL_LOCK_SEL_MASK |
749 SSCG_PLL_REFCLK_SEL_OSC_25M;
750 break;
751 default:
752 return -EINVAL;
753 }
754
755 /*bypass*/
756 setbits_le32(pll_cfg0, bypass1_mask | bypass2_mask);
757 /* set value */
758 writel(val_cfg2, pll_cfg2);
759 writel(val_cfg1, pll_cfg1);
760 /*unbypass1 and wait 70us */
761 writel(val_cfg0 | bypass2_mask, pll_cfg1);
762
763 __udelay(70);
764
765 /* unbypass2 and wait lock */
766 writel(val_cfg0, pll_cfg1);
767 ret = readl_poll_timeout(pll_cfg0, val, val & SSCG_PLL_LOCK_MASK, 1);
768 if (ret)
769 printf("%s timeout\n", __func__);
770
771 return ret;
772}
773
774int clock_init(void)
775{
776 u32 grade;
777
778 clock_set_target_val(ARM_A53_CLK_ROOT, CLK_ROOT_ON |
779 CLK_ROOT_SOURCE_SEL(0));
780
781 /*
782 * 8MQ only supports two grades: consumer and industrial.
783 * We set ARM clock to 1Ghz for consumer, 800Mhz for industrial
784 */
785 grade = get_cpu_temp_grade(NULL, NULL);
786 if (!grade) {
787 frac_pll_init(ANATOP_ARM_PLL, FRAC_PLL_OUT_1000M);
788 clock_set_target_val(ARM_A53_CLK_ROOT, CLK_ROOT_ON |
789 CLK_ROOT_SOURCE_SEL(1) |
790 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV1));
791 } else {
792 frac_pll_init(ANATOP_ARM_PLL, FRAC_PLL_OUT_1600M);
793 clock_set_target_val(ARM_A53_CLK_ROOT, CLK_ROOT_ON |
794 CLK_ROOT_SOURCE_SEL(1) |
795 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV2));
796 }
797 /*
798 * According to ANAMIX SPEC
799 * sys pll1 fixed at 800MHz
800 * sys pll2 fixed at 1GHz
801 * Here we only enable the outputs.
802 */
803 setbits_le32(&ana_pll->sys_pll1_cfg0, SSCG_PLL_CLKE_MASK |
804 SSCG_PLL_DIV2_CLKE_MASK | SSCG_PLL_DIV3_CLKE_MASK |
805 SSCG_PLL_DIV4_CLKE_MASK | SSCG_PLL_DIV5_CLKE_MASK |
806 SSCG_PLL_DIV6_CLKE_MASK | SSCG_PLL_DIV8_CLKE_MASK |
807 SSCG_PLL_DIV10_CLKE_MASK | SSCG_PLL_DIV20_CLKE_MASK);
808
809 setbits_le32(&ana_pll->sys_pll2_cfg0, SSCG_PLL_CLKE_MASK |
810 SSCG_PLL_DIV2_CLKE_MASK | SSCG_PLL_DIV3_CLKE_MASK |
811 SSCG_PLL_DIV4_CLKE_MASK | SSCG_PLL_DIV5_CLKE_MASK |
812 SSCG_PLL_DIV6_CLKE_MASK | SSCG_PLL_DIV8_CLKE_MASK |
813 SSCG_PLL_DIV10_CLKE_MASK | SSCG_PLL_DIV20_CLKE_MASK);
814
815 clock_set_target_val(NAND_USDHC_BUS_CLK_ROOT, CLK_ROOT_ON |
816 CLK_ROOT_SOURCE_SEL(1));
817
818 init_wdog_clk();
819 clock_enable(CCGR_TSENSOR, 1);
Peng Fan9e094452019-10-16 10:24:17 +0000820 clock_enable(CCGR_OCOTP, 1);
Peng Fanbb0fabe2018-01-10 13:20:22 +0800821
Peng Faneeca15a2019-10-16 10:24:20 +0000822 /* config GIC ROOT to sys_pll2_200m */
823 clock_enable(CCGR_GIC, 0);
824 clock_set_target_val(GIC_CLK_ROOT,
825 CLK_ROOT_ON | CLK_ROOT_SOURCE_SEL(1));
826 clock_enable(CCGR_GIC, 1);
827
Peng Fanbb0fabe2018-01-10 13:20:22 +0800828 return 0;
829}
830#endif
831
832/*
833 * Dump some clockes.
834 */
835#ifndef CONFIG_SPL_BUILD
Peng Fancd357ad2018-11-20 10:19:25 +0000836int do_imx8m_showclocks(cmd_tbl_t *cmdtp, int flag, int argc,
Peng Fanbb0fabe2018-01-10 13:20:22 +0800837 char * const argv[])
838{
839 u32 freq;
840
841 freq = decode_frac_pll(ARM_PLL_CLK);
842 printf("ARM_PLL %8d MHz\n", freq / 1000000);
843 freq = decode_sscg_pll(SYSTEM_PLL1_800M_CLK);
844 printf("SYS_PLL1_800 %8d MHz\n", freq / 1000000);
845 freq = decode_sscg_pll(SYSTEM_PLL1_400M_CLK);
846 printf("SYS_PLL1_400 %8d MHz\n", freq / 1000000);
847 freq = decode_sscg_pll(SYSTEM_PLL1_266M_CLK);
848 printf("SYS_PLL1_266 %8d MHz\n", freq / 1000000);
849 freq = decode_sscg_pll(SYSTEM_PLL1_200M_CLK);
850 printf("SYS_PLL1_200 %8d MHz\n", freq / 1000000);
851 freq = decode_sscg_pll(SYSTEM_PLL1_160M_CLK);
852 printf("SYS_PLL1_160 %8d MHz\n", freq / 1000000);
853 freq = decode_sscg_pll(SYSTEM_PLL1_133M_CLK);
854 printf("SYS_PLL1_133 %8d MHz\n", freq / 1000000);
855 freq = decode_sscg_pll(SYSTEM_PLL1_100M_CLK);
856 printf("SYS_PLL1_100 %8d MHz\n", freq / 1000000);
857 freq = decode_sscg_pll(SYSTEM_PLL1_80M_CLK);
858 printf("SYS_PLL1_80 %8d MHz\n", freq / 1000000);
859 freq = decode_sscg_pll(SYSTEM_PLL1_40M_CLK);
860 printf("SYS_PLL1_40 %8d MHz\n", freq / 1000000);
861 freq = decode_sscg_pll(SYSTEM_PLL2_1000M_CLK);
862 printf("SYS_PLL2_1000 %8d MHz\n", freq / 1000000);
863 freq = decode_sscg_pll(SYSTEM_PLL2_500M_CLK);
864 printf("SYS_PLL2_500 %8d MHz\n", freq / 1000000);
865 freq = decode_sscg_pll(SYSTEM_PLL2_333M_CLK);
866 printf("SYS_PLL2_333 %8d MHz\n", freq / 1000000);
867 freq = decode_sscg_pll(SYSTEM_PLL2_250M_CLK);
868 printf("SYS_PLL2_250 %8d MHz\n", freq / 1000000);
869 freq = decode_sscg_pll(SYSTEM_PLL2_200M_CLK);
870 printf("SYS_PLL2_200 %8d MHz\n", freq / 1000000);
871 freq = decode_sscg_pll(SYSTEM_PLL2_166M_CLK);
872 printf("SYS_PLL2_166 %8d MHz\n", freq / 1000000);
873 freq = decode_sscg_pll(SYSTEM_PLL2_125M_CLK);
874 printf("SYS_PLL2_125 %8d MHz\n", freq / 1000000);
875 freq = decode_sscg_pll(SYSTEM_PLL2_100M_CLK);
876 printf("SYS_PLL2_100 %8d MHz\n", freq / 1000000);
877 freq = decode_sscg_pll(SYSTEM_PLL2_50M_CLK);
878 printf("SYS_PLL2_50 %8d MHz\n", freq / 1000000);
879 freq = decode_sscg_pll(SYSTEM_PLL3_CLK);
880 printf("SYS_PLL3 %8d MHz\n", freq / 1000000);
881 freq = mxc_get_clock(UART1_CLK_ROOT);
882 printf("UART1 %8d MHz\n", freq / 1000000);
883 freq = mxc_get_clock(USDHC1_CLK_ROOT);
884 printf("USDHC1 %8d MHz\n", freq / 1000000);
885 freq = mxc_get_clock(QSPI_CLK_ROOT);
886 printf("QSPI %8d MHz\n", freq / 1000000);
887 return 0;
888}
889
890U_BOOT_CMD(
Peng Fancd357ad2018-11-20 10:19:25 +0000891 clocks, CONFIG_SYS_MAXARGS, 1, do_imx8m_showclocks,
Peng Fanbb0fabe2018-01-10 13:20:22 +0800892 "display clocks",
893 ""
894);
895#endif