blob: 454409488a751a3db4144fdaf0b60ab54dc09a0b [file] [log] [blame]
Mingkai Hu9f3183d2015-10-26 19:47:50 +08001/*
2 * Copyright 2014-2015, Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _FSL_LAYERSCAPE_CPU_H
8#define _FSL_LAYERSCAPE_CPU_H
9
10static struct cpu_type cpu_type_list[] = {
Mingkai Hu9f3183d2015-10-26 19:47:50 +080011 CPU_TYPE_ENTRY(LS2080, LS2080, 8),
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053012 CPU_TYPE_ENTRY(LS2085, LS2085, 8),
Mingkai Hu9f3183d2015-10-26 19:47:50 +080013 CPU_TYPE_ENTRY(LS2045, LS2045, 4),
Mingkai Hu8281c582015-10-26 19:47:51 +080014 CPU_TYPE_ENTRY(LS1043, LS1043, 4),
Mingkai Hu9f3183d2015-10-26 19:47:50 +080015};
16
17#ifndef CONFIG_SYS_DCACHE_OFF
18
19#define SECTION_SHIFT_L0 39UL
20#define SECTION_SHIFT_L1 30UL
21#define SECTION_SHIFT_L2 21UL
22#define BLOCK_SIZE_L0 0x8000000000
23#define BLOCK_SIZE_L1 0x40000000
24#define BLOCK_SIZE_L2 0x200000
25#define NUM_OF_ENTRY 512
26#define TCR_EL2_PS_40BIT (2 << 16)
27
28#define LAYERSCAPE_VA_BITS (40)
29#define LAYERSCAPE_TCR (TCR_TG0_4K | \
30 TCR_EL2_PS_40BIT | \
31 TCR_SHARED_NON | \
32 TCR_ORGN_NC | \
33 TCR_IRGN_NC | \
34 TCR_T0SZ(LAYERSCAPE_VA_BITS))
35#define LAYERSCAPE_TCR_FINAL (TCR_TG0_4K | \
36 TCR_EL2_PS_40BIT | \
37 TCR_SHARED_OUTER | \
38 TCR_ORGN_WBWA | \
39 TCR_IRGN_WBWA | \
40 TCR_T0SZ(LAYERSCAPE_VA_BITS))
41
42#ifdef CONFIG_FSL_LSCH3
43#define CONFIG_SYS_FSL_CCSR_BASE 0x00000000
44#define CONFIG_SYS_FSL_CCSR_SIZE 0x10000000
45#define CONFIG_SYS_FSL_QSPI_BASE1 0x20000000
46#define CONFIG_SYS_FSL_QSPI_SIZE1 0x10000000
47#define CONFIG_SYS_FSL_IFC_BASE1 0x30000000
48#define CONFIG_SYS_FSL_IFC_SIZE1 0x10000000
49#define CONFIG_SYS_FSL_IFC_SIZE1_1 0x400000
50#define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
51#define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
52#define CONFIG_SYS_FSL_QSPI_BASE2 0x400000000
53#define CONFIG_SYS_FSL_QSPI_SIZE2 0x100000000
54#define CONFIG_SYS_FSL_IFC_BASE2 0x500000000
55#define CONFIG_SYS_FSL_IFC_SIZE2 0x100000000
56#define CONFIG_SYS_FSL_DCSR_BASE 0x700000000
57#define CONFIG_SYS_FSL_DCSR_SIZE 0x40000000
58#define CONFIG_SYS_FSL_MC_BASE 0x80c000000
59#define CONFIG_SYS_FSL_MC_SIZE 0x4000000
60#define CONFIG_SYS_FSL_NI_BASE 0x810000000
61#define CONFIG_SYS_FSL_NI_SIZE 0x8000000
62#define CONFIG_SYS_FSL_QBMAN_BASE 0x818000000
63#define CONFIG_SYS_FSL_QBMAN_SIZE 0x8000000
64#define CONFIG_SYS_FSL_QBMAN_SIZE_1 0x4000000
65#define CONFIG_SYS_PCIE1_PHYS_SIZE 0x200000000
66#define CONFIG_SYS_PCIE2_PHYS_SIZE 0x200000000
67#define CONFIG_SYS_PCIE3_PHYS_SIZE 0x200000000
68#define CONFIG_SYS_PCIE4_PHYS_SIZE 0x200000000
69#define CONFIG_SYS_FSL_WRIOP1_BASE 0x4300000000
70#define CONFIG_SYS_FSL_WRIOP1_SIZE 0x100000000
71#define CONFIG_SYS_FSL_AIOP1_BASE 0x4b00000000
72#define CONFIG_SYS_FSL_AIOP1_SIZE 0x100000000
73#define CONFIG_SYS_FSL_PEBUF_BASE 0x4c00000000
74#define CONFIG_SYS_FSL_PEBUF_SIZE 0x400000000
75#define CONFIG_SYS_FSL_DRAM_BASE2 0x8080000000
76#define CONFIG_SYS_FSL_DRAM_SIZE2 0x7F80000000
Mingkai Hu8281c582015-10-26 19:47:51 +080077#elif defined(CONFIG_FSL_LSCH2)
78#define CONFIG_SYS_FSL_BOOTROM_BASE 0x0
79#define CONFIG_SYS_FSL_BOOTROM_SIZE 0x1000000
80#define CONFIG_SYS_FSL_CCSR_BASE 0x1000000
81#define CONFIG_SYS_FSL_CCSR_SIZE 0xf000000
82#define CONFIG_SYS_FSL_DCSR_BASE 0x20000000
83#define CONFIG_SYS_FSL_DCSR_SIZE 0x4000000
84#define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
85#define CONFIG_SYS_FSL_QSPI_SIZE 0x20000000
86#define CONFIG_SYS_FSL_IFC_BASE 0x60000000
87#define CONFIG_SYS_FSL_IFC_SIZE 0x20000000
88#define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
89#define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
90#define CONFIG_SYS_FSL_QBMAN_BASE 0x500000000
91#define CONFIG_SYS_FSL_QBMAN_SIZE 0x10000000
92#define CONFIG_SYS_FSL_DRAM_BASE2 0x880000000
93#define CONFIG_SYS_FSL_DRAM_SIZE2 0x780000000 /* 30GB */
94#define CONFIG_SYS_PCIE1_PHYS_SIZE 0x800000000
95#define CONFIG_SYS_PCIE2_PHYS_SIZE 0x800000000
96#define CONFIG_SYS_PCIE3_PHYS_SIZE 0x800000000
97#define CONFIG_SYS_FSL_DRAM_BASE3 0x8800000000
98#define CONFIG_SYS_FSL_DRAM_SIZE3 0x7800000000 /* 480GB */
Mingkai Hu9f3183d2015-10-26 19:47:50 +080099#endif
100
101struct sys_mmu_table {
102 u64 virt_addr;
103 u64 phys_addr;
104 u64 size;
105 u64 memory_type;
Alison Wangd7641292015-11-05 11:15:49 +0800106 u64 attribute;
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800107};
108
109struct table_info {
110 u64 *ptr;
111 u64 table_base;
112 u64 entry_size;
113};
114
115static const struct sys_mmu_table early_mmu_table[] = {
116#ifdef CONFIG_FSL_LSCH3
117 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800118 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
119 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800120 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
121 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PMD_SECT_NON_SHARE },
122 /* For IFC Region #1, only the first 4MB is cache-enabled */
123 { CONFIG_SYS_FSL_IFC_BASE1, CONFIG_SYS_FSL_IFC_BASE1,
124 CONFIG_SYS_FSL_IFC_SIZE1_1, MT_NORMAL, PMD_SECT_NON_SHARE },
125 { CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
126 CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
127 CONFIG_SYS_FSL_IFC_SIZE1 - CONFIG_SYS_FSL_IFC_SIZE1_1,
128 MT_DEVICE_NGNRNE, PMD_SECT_NON_SHARE },
129 { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FSL_IFC_BASE1,
130 CONFIG_SYS_FSL_IFC_SIZE1, MT_DEVICE_NGNRNE, PMD_SECT_NON_SHARE },
131 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
132 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL, PMD_SECT_OUTER_SHARE },
York Sun3785f572015-11-25 14:56:40 -0800133 /* Map IFC region #2 up to CONFIG_SYS_FLASH_BASE for NAND boot */
134 { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
135 CONFIG_SYS_FLASH_BASE - CONFIG_SYS_FSL_IFC_BASE2,
136 MT_DEVICE_NGNRNE, PMD_SECT_NON_SHARE },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800137 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800138 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
139 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800140 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
141 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL, PMD_SECT_OUTER_SHARE },
Mingkai Hu8281c582015-10-26 19:47:51 +0800142#elif defined(CONFIG_FSL_LSCH2)
143 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800144 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
145 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu8281c582015-10-26 19:47:51 +0800146 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
147 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PMD_SECT_NON_SHARE },
148 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800149 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
150 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu8281c582015-10-26 19:47:51 +0800151 { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
152 CONFIG_SYS_FSL_IFC_SIZE, MT_DEVICE_NGNRNE, PMD_SECT_NON_SHARE },
153 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
154 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL, PMD_SECT_OUTER_SHARE },
155 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
156 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL, PMD_SECT_OUTER_SHARE },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800157#endif
158};
159
160static const struct sys_mmu_table final_mmu_table[] = {
161#ifdef CONFIG_FSL_LSCH3
162 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800163 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
164 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800165 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
166 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PMD_SECT_NON_SHARE },
167 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
168 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL, PMD_SECT_OUTER_SHARE },
169 { CONFIG_SYS_FSL_QSPI_BASE2, CONFIG_SYS_FSL_QSPI_BASE2,
Alison Wangd7641292015-11-05 11:15:49 +0800170 CONFIG_SYS_FSL_QSPI_SIZE2, MT_DEVICE_NGNRNE,
171 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800172 { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
173 CONFIG_SYS_FSL_IFC_SIZE2, MT_DEVICE_NGNRNE, PMD_SECT_NON_SHARE },
174 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800175 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
176 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800177 { CONFIG_SYS_FSL_MC_BASE, CONFIG_SYS_FSL_MC_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800178 CONFIG_SYS_FSL_MC_SIZE, MT_DEVICE_NGNRNE,
179 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800180 { CONFIG_SYS_FSL_NI_BASE, CONFIG_SYS_FSL_NI_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800181 CONFIG_SYS_FSL_NI_SIZE, MT_DEVICE_NGNRNE,
182 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800183 /* For QBMAN portal, only the first 64MB is cache-enabled */
184 { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800185 CONFIG_SYS_FSL_QBMAN_SIZE_1, MT_NORMAL,
186 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800187 { CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
188 CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
189 CONFIG_SYS_FSL_QBMAN_SIZE - CONFIG_SYS_FSL_QBMAN_SIZE_1,
Alison Wangd7641292015-11-05 11:15:49 +0800190 MT_DEVICE_NGNRNE, PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800191 { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
Alison Wangd7641292015-11-05 11:15:49 +0800192 CONFIG_SYS_PCIE1_PHYS_SIZE, MT_DEVICE_NGNRNE,
193 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800194 { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
Alison Wangd7641292015-11-05 11:15:49 +0800195 CONFIG_SYS_PCIE2_PHYS_SIZE, MT_DEVICE_NGNRNE,
196 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800197 { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
Alison Wangd7641292015-11-05 11:15:49 +0800198 CONFIG_SYS_PCIE3_PHYS_SIZE, MT_DEVICE_NGNRNE,
199 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Prabhakar Kushwaha06b53012015-11-09 16:42:20 +0530200#if defined(CONFIG_LS2080A) || defined(CONFIG_LS2085A)
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800201 { CONFIG_SYS_PCIE4_PHYS_ADDR, CONFIG_SYS_PCIE4_PHYS_ADDR,
Alison Wangd7641292015-11-05 11:15:49 +0800202 CONFIG_SYS_PCIE4_PHYS_SIZE, MT_DEVICE_NGNRNE,
203 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800204#endif
205 { CONFIG_SYS_FSL_WRIOP1_BASE, CONFIG_SYS_FSL_WRIOP1_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800206 CONFIG_SYS_FSL_WRIOP1_SIZE, MT_DEVICE_NGNRNE,
207 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800208 { CONFIG_SYS_FSL_AIOP1_BASE, CONFIG_SYS_FSL_AIOP1_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800209 CONFIG_SYS_FSL_AIOP1_SIZE, MT_DEVICE_NGNRNE,
210 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800211 { CONFIG_SYS_FSL_PEBUF_BASE, CONFIG_SYS_FSL_PEBUF_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800212 CONFIG_SYS_FSL_PEBUF_SIZE, MT_DEVICE_NGNRNE,
213 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800214 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
215 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL, PMD_SECT_OUTER_SHARE },
Mingkai Hu8281c582015-10-26 19:47:51 +0800216#elif defined(CONFIG_FSL_LSCH2)
217 { CONFIG_SYS_FSL_BOOTROM_BASE, CONFIG_SYS_FSL_BOOTROM_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800218 CONFIG_SYS_FSL_BOOTROM_SIZE, MT_DEVICE_NGNRNE,
219 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu8281c582015-10-26 19:47:51 +0800220 { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800221 CONFIG_SYS_FSL_CCSR_SIZE, MT_DEVICE_NGNRNE,
222 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu8281c582015-10-26 19:47:51 +0800223 { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
224 CONFIG_SYS_FSL_OCRAM_SIZE, MT_NORMAL, PMD_SECT_NON_SHARE },
225 { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800226 CONFIG_SYS_FSL_DCSR_SIZE, MT_DEVICE_NGNRNE,
227 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu8281c582015-10-26 19:47:51 +0800228 { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800229 CONFIG_SYS_FSL_QSPI_SIZE, MT_DEVICE_NGNRNE,
230 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu8281c582015-10-26 19:47:51 +0800231 { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
232 CONFIG_SYS_FSL_IFC_SIZE, MT_DEVICE_NGNRNE, PMD_SECT_NON_SHARE },
233 { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
234 CONFIG_SYS_FSL_DRAM_SIZE1, MT_NORMAL,
235 PMD_SECT_OUTER_SHARE | PMD_SECT_NS },
236 { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
Alison Wangd7641292015-11-05 11:15:49 +0800237 CONFIG_SYS_FSL_QBMAN_SIZE, MT_DEVICE_NGNRNE,
238 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu8281c582015-10-26 19:47:51 +0800239 { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
240 CONFIG_SYS_FSL_DRAM_SIZE2, MT_NORMAL, PMD_SECT_OUTER_SHARE },
241 { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
Alison Wangd7641292015-11-05 11:15:49 +0800242 CONFIG_SYS_PCIE1_PHYS_SIZE, MT_DEVICE_NGNRNE,
243 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu8281c582015-10-26 19:47:51 +0800244 { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
Alison Wangd7641292015-11-05 11:15:49 +0800245 CONFIG_SYS_PCIE2_PHYS_SIZE, MT_DEVICE_NGNRNE,
246 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu8281c582015-10-26 19:47:51 +0800247 { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
Alison Wangd7641292015-11-05 11:15:49 +0800248 CONFIG_SYS_PCIE3_PHYS_SIZE, MT_DEVICE_NGNRNE,
249 PMD_SECT_NON_SHARE | PMD_SECT_PXN | PMD_SECT_UXN },
Mingkai Hu8281c582015-10-26 19:47:51 +0800250 { CONFIG_SYS_FSL_DRAM_BASE3, CONFIG_SYS_FSL_DRAM_BASE3,
251 CONFIG_SYS_FSL_DRAM_SIZE3, MT_NORMAL, PMD_SECT_OUTER_SHARE },
Mingkai Hu9f3183d2015-10-26 19:47:50 +0800252#endif
253};
254#endif
255
256int fsl_qoriq_core_to_cluster(unsigned int core);
257u32 cpu_mask(void);
258#endif /* _FSL_LAYERSCAPE_CPU_H */