blob: 2e920aadf0120943a5691ab009d3f698fb500805 [file] [log] [blame]
Rafal Jaworowski692519b2006-08-10 12:43:17 +02001/*
2 * (C) Copyright 2006
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * Copyright (c) 2005 Cisco Systems. All rights reserved.
6 * Roland Dreier <rolandd@cisco.com>
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 */
22
23#include <asm/processor.h>
24#include <asm-ppc/io.h>
25#include <ppc4xx.h>
26#include <common.h>
27#include <pci.h>
28
29#include "440spe_pcie.h"
30
31#if defined(CONFIG_440SPE)
32#if defined(CONFIG_PCI)
33
34enum {
35 PTYPE_ENDPOINT = 0x0,
36 PTYPE_LEGACY_ENDPOINT = 0x1,
37 PTYPE_ROOT_PORT = 0x4,
38
39 LNKW_X1 = 0x1,
40 LNKW_X4 = 0x4,
41 LNKW_X8 = 0x8
42};
43
44static int pcie_read_config(struct pci_controller *hose, unsigned int devfn,
45 int offset, int len, u32 *val) {
46
47 *val = 0;
48 /*
49 * 440SPE implements only one function per port
50 */
51 if (!((PCI_FUNC(devfn) == 0) && (PCI_DEV(devfn) == 1)))
52 return 0;
53
54 devfn = PCI_BDF(0,0,0);
55 offset += devfn << 4;
56
57 switch (len) {
58 case 1:
59 *val = in_8(hose->cfg_data + offset);
60 break;
61 case 2:
62 *val = in_le16((u16 *)(hose->cfg_data + offset));
63 break;
64 default:
65 *val = in_le32((u32 *)(hose->cfg_data + offset));
66 break;
67 }
68 return 0;
69}
70
71static int pcie_write_config(struct pci_controller *hose, unsigned int devfn,
72 int offset, int len, u32 val) {
73
74 /*
75 * 440SPE implements only one function per port
76 */
77 if (!((PCI_FUNC(devfn) == 0) && (PCI_DEV(devfn) == 1)))
78 return 0;
79
80 devfn = PCI_BDF(0,0,0);
81 offset += devfn << 4;
82
83 switch (len) {
84 case 1:
85 out_8(hose->cfg_data + offset, val);
86 break;
87 case 2:
88 out_le16((u16 *)(hose->cfg_data + offset), val);
89 break;
90 default:
91 out_le32((u32 *)(hose->cfg_data + offset), val);
92 break;
93 }
94 return 0;
95}
96
97int pcie_read_config_byte(struct pci_controller *hose,pci_dev_t dev,int offset,u8 *val)
98{
99 u32 v;
100 int rv;
101
102 rv = pcie_read_config(hose, dev, offset, 1, &v);
103 *val = (u8)v;
104 return rv;
105}
106
107int pcie_read_config_word(struct pci_controller *hose,pci_dev_t dev,int offset,u16 *val)
108{
109 u32 v;
110 int rv;
111
112 rv = pcie_read_config(hose, dev, offset, 2, &v);
113 *val = (u16)v;
114 return rv;
115}
116
117int pcie_read_config_dword(struct pci_controller *hose,pci_dev_t dev,int offset,u32 *val)
118{
119 u32 v;
120 int rv;
121
122 rv = pcie_read_config(hose, dev, offset, 3, &v);
123 *val = (u32)v;
124 return rv;
125}
126
127int pcie_write_config_byte(struct pci_controller *hose,pci_dev_t dev,int offset,u8 val)
128{
129 return pcie_write_config(hose,(u32)dev,offset,1,val);
130}
131
132int pcie_write_config_word(struct pci_controller *hose,pci_dev_t dev,int offset,u16 val)
133{
134 return pcie_write_config(hose,(u32)dev,offset,2,(u32 )val);
135}
136
137int pcie_write_config_dword(struct pci_controller *hose,pci_dev_t dev,int offset,u32 val)
138{
139 return pcie_write_config(hose,(u32)dev,offset,3,(u32 )val);
140}
141
142static void ppc440spe_setup_utl(u32 port) {
143
144 volatile void *utl_base = NULL;
145
146 /*
147 * Map UTL registers
148 */
149 switch (port) {
150 case 0:
Rafal Jaworowski36b904a2006-08-11 12:35:52 +0200151 mtdcr(DCRN_PEGPL_REGBAH(PCIE0), 0x0000000c);
152 mtdcr(DCRN_PEGPL_REGBAL(PCIE0), 0x20000000);
153 mtdcr(DCRN_PEGPL_REGMSK(PCIE0), 0x00007001);
Rafal Jaworowski692519b2006-08-10 12:43:17 +0200154 mtdcr(DCRN_PEGPL_SPECIAL(PCIE0), 0x68782800);
Rafal Jaworowski692519b2006-08-10 12:43:17 +0200155 break;
156
157 case 1:
Rafal Jaworowski36b904a2006-08-11 12:35:52 +0200158 mtdcr(DCRN_PEGPL_REGBAH(PCIE1), 0x0000000c);
159 mtdcr(DCRN_PEGPL_REGBAL(PCIE1), 0x20001000);
160 mtdcr(DCRN_PEGPL_REGMSK(PCIE1), 0x00007001);
Rafal Jaworowski692519b2006-08-10 12:43:17 +0200161 mtdcr(DCRN_PEGPL_SPECIAL(PCIE1), 0x68782800);
Rafal Jaworowski692519b2006-08-10 12:43:17 +0200162 break;
163
164 case 2:
Rafal Jaworowski36b904a2006-08-11 12:35:52 +0200165 mtdcr(DCRN_PEGPL_REGBAH(PCIE2), 0x0000000c);
166 mtdcr(DCRN_PEGPL_REGBAL(PCIE2), 0x20002000);
167 mtdcr(DCRN_PEGPL_REGMSK(PCIE2), 0x00007001);
Rafal Jaworowski692519b2006-08-10 12:43:17 +0200168 mtdcr(DCRN_PEGPL_SPECIAL(PCIE2), 0x68782800);
Rafal Jaworowski692519b2006-08-10 12:43:17 +0200169 break;
170 }
Rafal Jaworowski36b904a2006-08-11 12:35:52 +0200171 utl_base = (unsigned int *)(CFG_PCIE_BASE + 0x1000 * port);
172
Rafal Jaworowski692519b2006-08-10 12:43:17 +0200173 /*
174 * Set buffer allocations and then assert VRB and TXE.
175 */
176 out_be32(utl_base + PEUTL_OUTTR, 0x08000000);
177 out_be32(utl_base + PEUTL_INTR, 0x02000000);
178 out_be32(utl_base + PEUTL_OPDBSZ, 0x10000000);
179 out_be32(utl_base + PEUTL_PBBSZ, 0x53000000);
180 out_be32(utl_base + PEUTL_IPHBSZ, 0x08000000);
181 out_be32(utl_base + PEUTL_IPDBSZ, 0x10000000);
182 out_be32(utl_base + PEUTL_RCIRQEN, 0x00f00000);
Rafal Jaworowski36b904a2006-08-11 12:35:52 +0200183 out_be32(utl_base + PEUTL_PCTL, 0x80800066);
Rafal Jaworowski692519b2006-08-10 12:43:17 +0200184}
185
186static int check_error(void)
187{
188 u32 valPE0, valPE1, valPE2;
189 int err = 0;
190
191 /* SDR0_PEGPLLLCT1 reset */
192 if (!(valPE0 = SDR_READ(PESDR0_PLLLCT1) & 0x01000000)) {
193 printf("PCIE: SDR0_PEGPLLLCT1 reset error 0x%x\n", valPE0);
194 }
195
196 valPE0 = SDR_READ(PESDR0_RCSSET);
197 valPE1 = SDR_READ(PESDR1_RCSSET);
198 valPE2 = SDR_READ(PESDR2_RCSSET);
199
200 /* SDR0_PExRCSSET rstgu */
201 if (!(valPE0 & 0x01000000) ||
202 !(valPE1 & 0x01000000) ||
203 !(valPE2 & 0x01000000)) {
204 printf("PCIE: SDR0_PExRCSSET rstgu error\n");
205 err = -1;
206 }
207
208 /* SDR0_PExRCSSET rstdl */
209 if (!(valPE0 & 0x00010000) ||
210 !(valPE1 & 0x00010000) ||
211 !(valPE2 & 0x00010000)) {
212 printf("PCIE: SDR0_PExRCSSET rstdl error\n");
213 err = -1;
214 }
215
216 /* SDR0_PExRCSSET rstpyn */
217 if ((valPE0 & 0x00001000) ||
218 (valPE1 & 0x00001000) ||
219 (valPE2 & 0x00001000)) {
220 printf("PCIE: SDR0_PExRCSSET rstpyn error\n");
221 err = -1;
222 }
223
224 /* SDR0_PExRCSSET hldplb */
225 if ((valPE0 & 0x10000000) ||
226 (valPE1 & 0x10000000) ||
227 (valPE2 & 0x10000000)) {
228 printf("PCIE: SDR0_PExRCSSET hldplb error\n");
229 err = -1;
230 }
231
232 /* SDR0_PExRCSSET rdy */
233 if ((valPE0 & 0x00100000) ||
234 (valPE1 & 0x00100000) ||
235 (valPE2 & 0x00100000)) {
236 printf("PCIE: SDR0_PExRCSSET rdy error\n");
237 err = -1;
238 }
239
240 /* SDR0_PExRCSSET shutdown */
241 if ((valPE0 & 0x00000100) ||
242 (valPE1 & 0x00000100) ||
243 (valPE2 & 0x00000100)) {
244 printf("PCIE: SDR0_PExRCSSET shutdown error\n");
245 err = -1;
246 }
247 return err;
248}
249
250/*
251 * Initialize PCI Express core
252 */
253int ppc440spe_init_pcie(void)
254{
255 int time_out = 20;
256
257 /* Set PLL clock receiver to LVPECL */
258 SDR_WRITE(PESDR0_PLLLCT1, SDR_READ(PESDR0_PLLLCT1) | 1 << 28);
259
260 if (check_error())
261 return -1;
262
263 if (!(SDR_READ(PESDR0_PLLLCT2) & 0x10000))
264 {
265 printf("PCIE: PESDR_PLLCT2 resistance calibration failed (0x%08x)\n",
266 SDR_READ(PESDR0_PLLLCT2));
267 return -1;
268 }
269 /* De-assert reset of PCIe PLL, wait for lock */
270 SDR_WRITE(PESDR0_PLLLCT1, SDR_READ(PESDR0_PLLLCT1) & ~(1 << 24));
271 udelay(3);
272
273 while(time_out) {
274 if (!(SDR_READ(PESDR0_PLLLCT3) & 0x10000000)) {
275 time_out--;
276 udelay(1);
277 } else
278 break;
279 }
280 if (!time_out) {
281 printf("PCIE: VCO output not locked\n");
282 return -1;
283 }
284 return 0;
285}
286
287int ppc440spe_init_pcie_rootport(int port)
288{
289 static int core_init;
290 volatile u32 val = 0;
291 int attempts;
292
293 if (!core_init) {
294 ++core_init;
295 if (ppc440spe_init_pcie())
296 return -1;
297 }
298
299 /*
300 * Initialize various parts of the PCI Express core for our port:
301 *
302 * - Set as a root port and enable max width
303 * (PXIE0 -> X8, PCIE1 and PCIE2 -> X4).
304 * - Set up UTL configuration.
305 * - Increase SERDES drive strength to levels suggested by AMCC.
306 * - De-assert RSTPYN, RSTDL and RSTGU.
307 *
308 * NOTICE for revB chip: PESDRn_UTLSET2 is not set - we leave it with
309 * default setting 0x11310000. The register has new fields,
310 * PESDRn_UTLSET2[LKINE] in particular: clearing it leads to PCIE core
311 * hang.
312 */
313 switch (port) {
314 case 0:
315 SDR_WRITE(PESDR0_DLPSET, 1 << 24 | PTYPE_ROOT_PORT << 20 | LNKW_X8 << 12);
316
317 SDR_WRITE(PESDR0_UTLSET1, 0x21222222);
318 if (!ppc440spe_revB())
319 SDR_WRITE(PESDR0_UTLSET2, 0x11000000);
320 SDR_WRITE(PESDR0_HSSL0SET1, 0x35000000);
321 SDR_WRITE(PESDR0_HSSL1SET1, 0x35000000);
322 SDR_WRITE(PESDR0_HSSL2SET1, 0x35000000);
323 SDR_WRITE(PESDR0_HSSL3SET1, 0x35000000);
324 SDR_WRITE(PESDR0_HSSL4SET1, 0x35000000);
325 SDR_WRITE(PESDR0_HSSL5SET1, 0x35000000);
326 SDR_WRITE(PESDR0_HSSL6SET1, 0x35000000);
327 SDR_WRITE(PESDR0_HSSL7SET1, 0x35000000);
328 SDR_WRITE(PESDR0_RCSSET,
329 (SDR_READ(PESDR0_RCSSET) & ~(1 << 24 | 1 << 16)) | 1 << 12);
330 break;
331
332 case 1:
333 SDR_WRITE(PESDR1_DLPSET, 1 << 24 | PTYPE_ROOT_PORT << 20 | LNKW_X4 << 12);
334 SDR_WRITE(PESDR1_UTLSET1, 0x21222222);
335 if (!ppc440spe_revB())
336 SDR_WRITE(PESDR1_UTLSET2, 0x11000000);
337 SDR_WRITE(PESDR1_HSSL0SET1, 0x35000000);
338 SDR_WRITE(PESDR1_HSSL1SET1, 0x35000000);
339 SDR_WRITE(PESDR1_HSSL2SET1, 0x35000000);
340 SDR_WRITE(PESDR1_HSSL3SET1, 0x35000000);
341 SDR_WRITE(PESDR1_RCSSET,
342 (SDR_READ(PESDR1_RCSSET) & ~(1 << 24 | 1 << 16)) | 1 << 12);
343 break;
344
345 case 2:
346 SDR_WRITE(PESDR2_DLPSET, 1 << 24 | PTYPE_ROOT_PORT << 20 | LNKW_X4 << 12);
347 SDR_WRITE(PESDR2_UTLSET1, 0x21222222);
348 if (!ppc440spe_revB())
349 SDR_WRITE(PESDR2_UTLSET2, 0x11000000);
350 SDR_WRITE(PESDR2_HSSL0SET1, 0x35000000);
351 SDR_WRITE(PESDR2_HSSL1SET1, 0x35000000);
352 SDR_WRITE(PESDR2_HSSL2SET1, 0x35000000);
353 SDR_WRITE(PESDR2_HSSL3SET1, 0x35000000);
354 SDR_WRITE(PESDR2_RCSSET,
355 (SDR_READ(PESDR2_RCSSET) & ~(1 << 24 | 1 << 16)) | 1 << 12);
356 break;
357 }
358 /*
359 * Notice: the following delay has critical impact on device
360 * initialization - if too short (<50ms) the link doesn't get up.
361 */
362 mdelay(100);
363
364 switch (port) {
365 case 0: val = SDR_READ(PESDR0_RCSSTS); break;
366 case 1: val = SDR_READ(PESDR1_RCSSTS); break;
367 case 2: val = SDR_READ(PESDR2_RCSSTS); break;
368 }
369
370 if (val & (1 << 20)) {
371 printf("PCIE%d: PGRST failed %08x\n", port, val);
372 return -1;
373 }
374
375 /*
376 * Verify link is up
377 */
378 val = 0;
379 switch (port)
380 {
381 case 0:
382 val = SDR_READ(PESDR0_LOOP);
383 break;
384 case 1:
385 val = SDR_READ(PESDR1_LOOP);
386 break;
387 case 2:
388 val = SDR_READ(PESDR2_LOOP);
389 break;
390 }
391 if (!(val & 0x00001000)) {
392 printf("PCIE%d: link is not up.\n", port);
393 return -1;
394 }
395
396 /*
397 * Setup UTL registers - but only on revA!
398 * We use default settings for revB chip.
399 */
400 if (!ppc440spe_revB())
401 ppc440spe_setup_utl(port);
402
403 /*
404 * We map PCI Express configuration access into the 512MB regions
405 *
406 * NOTICE: revB is very strict about PLB real addressess and ranges to
407 * be mapped for config space; it seems to only work with d_nnnn_nnnn
408 * range (hangs the core upon config transaction attempts when set
409 * otherwise) while revA uses c_nnnn_nnnn.
410 *
411 * For revA:
412 * PCIE0: 0xc_4000_0000
413 * PCIE1: 0xc_8000_0000
414 * PCIE2: 0xc_c000_0000
415 *
416 * For revB:
417 * PCIE0: 0xd_0000_0000
418 * PCIE1: 0xd_2000_0000
419 * PCIE2: 0xd_4000_0000
420 */
Rafal Jaworowski36b904a2006-08-11 12:35:52 +0200421
Rafal Jaworowski692519b2006-08-10 12:43:17 +0200422 switch (port) {
423 case 0:
424 if (ppc440spe_revB()) {
425 mtdcr(DCRN_PEGPL_CFGBAH(PCIE0), 0x0000000d);
426 mtdcr(DCRN_PEGPL_CFGBAL(PCIE0), 0x00000000);
427 } else {
428 /* revA */
429 mtdcr(DCRN_PEGPL_CFGBAH(PCIE0), 0x0000000c);
430 mtdcr(DCRN_PEGPL_CFGBAL(PCIE0), 0x40000000);
431 }
432 mtdcr(DCRN_PEGPL_CFGMSK(PCIE0), 0xe0000001); /* 512MB region, valid */
433 break;
434
435 case 1:
436 if (ppc440spe_revB()) {
437 mtdcr(DCRN_PEGPL_CFGBAH(PCIE1), 0x0000000d);
438 mtdcr(DCRN_PEGPL_CFGBAL(PCIE1), 0x20000000);
439 } else {
440 mtdcr(DCRN_PEGPL_CFGBAH(PCIE1), 0x0000000c);
441 mtdcr(DCRN_PEGPL_CFGBAL(PCIE1), 0x80000000);
442 }
443 mtdcr(DCRN_PEGPL_CFGMSK(PCIE1), 0xe0000001); /* 512MB region, valid */
444 break;
445
446 case 2:
447 if (ppc440spe_revB()) {
448 mtdcr(DCRN_PEGPL_CFGBAH(PCIE2), 0x0000000d);
449 mtdcr(DCRN_PEGPL_CFGBAL(PCIE2), 0x40000000);
450 } else {
451 mtdcr(DCRN_PEGPL_CFGBAH(PCIE2), 0x0000000c);
452 mtdcr(DCRN_PEGPL_CFGBAL(PCIE2), 0xc0000000);
453 }
454 mtdcr(DCRN_PEGPL_CFGMSK(PCIE2), 0xe0000001); /* 512MB region, valid */
455 break;
456 }
457
458 /*
459 * Check for VC0 active and assert RDY.
460 */
461 attempts = 10;
462 switch (port) {
463 case 0:
464 while(!(SDR_READ(PESDR0_RCSSTS) & (1 << 16))) {
465 if (!(attempts--)) {
466 printf("PCIE0: VC0 not active\n");
467 return -1;
468 }
469 mdelay(1000);
470 }
471 SDR_WRITE(PESDR0_RCSSET, SDR_READ(PESDR0_RCSSET) | 1 << 20);
472 break;
473 case 1:
474 while(!(SDR_READ(PESDR1_RCSSTS) & (1 << 16))) {
475 if (!(attempts--)) {
476 printf("PCIE1: VC0 not active\n");
477 return -1;
478 }
479 mdelay(1000);
480 }
481
482 SDR_WRITE(PESDR1_RCSSET, SDR_READ(PESDR1_RCSSET) | 1 << 20);
483 break;
484 case 2:
485 while(!(SDR_READ(PESDR2_RCSSTS) & (1 << 16))) {
486 if (!(attempts--)) {
487 printf("PCIE2: VC0 not active\n");
488 return -1;
489 }
490 mdelay(1000);
491 }
492
493 SDR_WRITE(PESDR2_RCSSET, SDR_READ(PESDR2_RCSSET) | 1 << 20);
494 break;
495 }
496 mdelay(100);
497
498 return 0;
499}
500
501void ppc440spe_setup_pcie(struct pci_controller *hose, int port)
502{
503 volatile void *mbase = NULL;
504
505 pci_set_ops(hose,
506 pcie_read_config_byte,
507 pcie_read_config_word,
508 pcie_read_config_dword,
509 pcie_write_config_byte,
510 pcie_write_config_word,
511 pcie_write_config_dword);
512
513 switch(port) {
514 case 0:
515 mbase = (u32 *)CFG_PCIE0_XCFGBASE;
516 hose->cfg_data = (u8 *)CFG_PCIE0_CFGBASE;
517 break;
518 case 1:
519 mbase = (u32 *)CFG_PCIE1_XCFGBASE;
520 hose->cfg_data = (u8 *)CFG_PCIE1_CFGBASE;
521 break;
522 case 2:
523 mbase = (u32 *)CFG_PCIE2_XCFGBASE;
524 hose->cfg_data = (u8 *)CFG_PCIE2_CFGBASE;
525 break;
526 }
527
528 /*
529 * Set bus numbers on our root port
530 */
531 if (ppc440spe_revB()) {
532 out_8((u8 *)mbase + PCI_PRIMARY_BUS, 0);
533 out_8((u8 *)mbase + PCI_SECONDARY_BUS, 1);
534 out_8((u8 *)mbase + PCI_SUBORDINATE_BUS, 1);
535 } else {
536 out_8((u8 *)mbase + PCI_PRIMARY_BUS, 0);
537 out_8((u8 *)mbase + PCI_SECONDARY_BUS, 0);
538 }
539
540 /*
541 * Set up outbound translation to hose->mem_space from PLB
542 * addresses at an offset of 0xd_0000_0000. We set the low
543 * bits of the mask to 11 to turn off splitting into 8
544 * subregions and to enable the outbound translation.
545 */
546 out_le32(mbase + PECFG_POM0LAH, 0x00000000);
547 out_le32(mbase + PECFG_POM0LAL, (CFG_PCIE_MEMBASE +
548 port * CFG_PCIE_MEMSIZE));
549
550 switch (port) {
551 case 0:
552 mtdcr(DCRN_PEGPL_OMR1BAH(PCIE0), 0x0000000d);
553 mtdcr(DCRN_PEGPL_OMR1BAL(PCIE0), CFG_PCIE_MEMBASE +
554 port * CFG_PCIE_MEMSIZE);
555 mtdcr(DCRN_PEGPL_OMR1MSKH(PCIE0), 0x7fffffff);
556 mtdcr(DCRN_PEGPL_OMR1MSKL(PCIE0),
557 ~(CFG_PCIE_MEMSIZE - 1) | 3);
558 break;
559 case 1:
560 mtdcr(DCRN_PEGPL_OMR1BAH(PCIE1), 0x0000000d);
561 mtdcr(DCRN_PEGPL_OMR1BAL(PCIE1), (CFG_PCIE_MEMBASE +
562 port * CFG_PCIE_MEMSIZE));
563 mtdcr(DCRN_PEGPL_OMR1MSKH(PCIE1), 0x7fffffff);
564 mtdcr(DCRN_PEGPL_OMR1MSKL(PCIE1),
565 ~(CFG_PCIE_MEMSIZE - 1) | 3);
566 break;
567 case 2:
568 mtdcr(DCRN_PEGPL_OMR1BAH(PCIE2), 0x0000000d);
569 mtdcr(DCRN_PEGPL_OMR1BAL(PCIE2), (CFG_PCIE_MEMBASE +
570 port * CFG_PCIE_MEMSIZE));
571 mtdcr(DCRN_PEGPL_OMR1MSKH(PCIE2), 0x7fffffff);
572 mtdcr(DCRN_PEGPL_OMR1MSKL(PCIE2),
573 ~(CFG_PCIE_MEMSIZE - 1) | 3);
574 break;
575 }
576
577 /* Set up 16GB inbound memory window at 0 */
578 out_le32(mbase + PCI_BASE_ADDRESS_0, 0);
579 out_le32(mbase + PCI_BASE_ADDRESS_1, 0);
580 out_le32(mbase + PECFG_BAR0HMPA, 0x7fffffc);
581 out_le32(mbase + PECFG_BAR0LMPA, 0);
582 out_le32(mbase + PECFG_PIM0LAL, 0);
583 out_le32(mbase + PECFG_PIM0LAH, 0);
584 out_le32(mbase + PECFG_PIMEN, 0x1);
585
586 /* Enable I/O, Mem, and Busmaster cycles */
587 out_le16((u16 *)(mbase + PCI_COMMAND),
588 in_le16((u16 *)(mbase + PCI_COMMAND)) |
589 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
590}
591#endif /* CONFIG_PCI */
592#endif /* CONFIG_440SPE */