blob: e966be038a644a4ec6ebc842426301898ec6af1b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Purna Chandra Mandal23e75782016-01-28 15:30:21 +05302/*
3 * (c) 2015 Purna Chandra Mandal <purna.mandal@microchip.com>
4 *
Purna Chandra Mandal23e75782016-01-28 15:30:21 +05305 */
6#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -07007#include <cpu_func.h>
Purna Chandra Mandal23e75782016-01-28 15:30:21 +05308#include <errno.h>
9#include <dm.h>
Simon Glass336d4612020-02-03 07:36:16 -070010#include <malloc.h>
Purna Chandra Mandal23e75782016-01-28 15:30:21 +053011#include <net.h>
12#include <miiphy.h>
13#include <console.h>
Simon Glass10453152019-11-14 12:57:30 -070014#include <time.h>
Purna Chandra Mandal23e75782016-01-28 15:30:21 +053015#include <wait_bit.h>
16#include <asm/gpio.h>
Simon Glass68a6aa82019-11-14 12:57:31 -070017#include <linux/mii.h>
Purna Chandra Mandal23e75782016-01-28 15:30:21 +053018
19#include "pic32_eth.h"
20
21#define MAX_RX_BUF_SIZE 1536
22#define MAX_RX_DESCR PKTBUFSRX
23#define MAX_TX_DESCR 2
24
25DECLARE_GLOBAL_DATA_PTR;
26
27struct pic32eth_dev {
28 struct eth_dma_desc rxd_ring[MAX_RX_DESCR];
29 struct eth_dma_desc txd_ring[MAX_TX_DESCR];
30 u32 rxd_idx; /* index of RX desc to read */
31 /* regs */
32 struct pic32_ectl_regs *ectl_regs;
33 struct pic32_emac_regs *emac_regs;
34 /* Phy */
35 struct phy_device *phydev;
36 phy_interface_t phyif;
37 u32 phy_addr;
38 struct gpio_desc rst_gpio;
39};
40
41void __weak board_netphy_reset(void *dev)
42{
43 struct pic32eth_dev *priv = dev;
44
45 if (!dm_gpio_is_valid(&priv->rst_gpio))
46 return;
47
48 /* phy reset */
49 dm_gpio_set_value(&priv->rst_gpio, 0);
50 udelay(300);
51 dm_gpio_set_value(&priv->rst_gpio, 1);
52 udelay(300);
53}
54
55/* Initialize mii(MDIO) interface, discover which PHY is
56 * attached to the device, and configure it properly.
57 */
58static int pic32_mii_init(struct pic32eth_dev *priv)
59{
60 struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
61 struct pic32_emac_regs *emac_p = priv->emac_regs;
62
63 /* board phy reset */
64 board_netphy_reset(priv);
65
66 /* disable RX, TX & all transactions */
67 writel(ETHCON_ON | ETHCON_TXRTS | ETHCON_RXEN, &ectl_p->con1.clr);
68
69 /* wait till busy */
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +010070 wait_for_bit_le32(&ectl_p->stat.raw, ETHSTAT_BUSY, false,
71 CONFIG_SYS_HZ, false);
Purna Chandra Mandal23e75782016-01-28 15:30:21 +053072
73 /* turn controller ON to access PHY over MII */
74 writel(ETHCON_ON, &ectl_p->con1.set);
75
76 mdelay(10);
77
78 /* reset MAC */
79 writel(EMAC_SOFTRESET, &emac_p->cfg1.set); /* reset assert */
80 mdelay(10);
81 writel(EMAC_SOFTRESET, &emac_p->cfg1.clr); /* reset deassert */
82
83 /* initialize MDIO/MII */
84 if (priv->phyif == PHY_INTERFACE_MODE_RMII) {
85 writel(EMAC_RMII_RESET, &emac_p->supp.set);
86 mdelay(10);
87 writel(EMAC_RMII_RESET, &emac_p->supp.clr);
88 }
89
90 return pic32_mdio_init(PIC32_MDIO_NAME, (ulong)&emac_p->mii);
91}
92
93static int pic32_phy_init(struct pic32eth_dev *priv, struct udevice *dev)
94{
95 struct mii_dev *mii;
96
97 mii = miiphy_get_dev_by_name(PIC32_MDIO_NAME);
98
99 /* find & connect PHY */
100 priv->phydev = phy_connect(mii, priv->phy_addr,
101 dev, priv->phyif);
102 if (!priv->phydev) {
103 printf("%s: %s: Error, PHY connect\n", __FILE__, __func__);
104 return 0;
105 }
106
107 /* Wait for phy to complete reset */
108 mdelay(10);
109
110 /* configure supported modes */
111 priv->phydev->supported = SUPPORTED_10baseT_Half |
112 SUPPORTED_10baseT_Full |
113 SUPPORTED_100baseT_Half |
114 SUPPORTED_100baseT_Full |
115 SUPPORTED_Autoneg;
116
117 priv->phydev->advertising = ADVERTISED_10baseT_Half |
118 ADVERTISED_10baseT_Full |
119 ADVERTISED_100baseT_Half |
120 ADVERTISED_100baseT_Full |
121 ADVERTISED_Autoneg;
122
123 priv->phydev->autoneg = AUTONEG_ENABLE;
124
125 return 0;
126}
127
128/* Configure MAC based on negotiated speed and duplex
129 * reported by PHY.
130 */
131static int pic32_mac_adjust_link(struct pic32eth_dev *priv)
132{
133 struct phy_device *phydev = priv->phydev;
134 struct pic32_emac_regs *emac_p = priv->emac_regs;
135
136 if (!phydev->link) {
137 printf("%s: No link.\n", phydev->dev->name);
138 return -EINVAL;
139 }
140
141 if (phydev->duplex) {
142 writel(EMAC_FULLDUP, &emac_p->cfg2.set);
143 writel(FULLDUP_GAP_TIME, &emac_p->ipgt.raw);
144 } else {
145 writel(EMAC_FULLDUP, &emac_p->cfg2.clr);
146 writel(HALFDUP_GAP_TIME, &emac_p->ipgt.raw);
147 }
148
149 switch (phydev->speed) {
150 case SPEED_100:
151 writel(EMAC_RMII_SPD100, &emac_p->supp.set);
152 break;
153 case SPEED_10:
154 writel(EMAC_RMII_SPD100, &emac_p->supp.clr);
155 break;
156 default:
157 printf("%s: Speed was bad\n", phydev->dev->name);
158 return -EINVAL;
159 }
160
161 printf("pic32eth: PHY is %s with %dbase%s, %s\n",
162 phydev->drv->name, phydev->speed,
163 (phydev->port == PORT_TP) ? "T" : "X",
164 (phydev->duplex) ? "full" : "half");
165
166 return 0;
167}
168
169static void pic32_mac_init(struct pic32eth_dev *priv, u8 *macaddr)
170{
171 struct pic32_emac_regs *emac_p = priv->emac_regs;
172 u32 stat = 0, v;
173 u64 expire;
174
175 v = EMAC_TXPAUSE | EMAC_RXPAUSE | EMAC_RXENABLE;
176 writel(v, &emac_p->cfg1.raw);
177
178 v = EMAC_EXCESS | EMAC_AUTOPAD | EMAC_PADENABLE |
179 EMAC_CRCENABLE | EMAC_LENGTHCK | EMAC_FULLDUP;
180 writel(v, &emac_p->cfg2.raw);
181
182 /* recommended back-to-back inter-packet gap for 10 Mbps half duplex */
183 writel(HALFDUP_GAP_TIME, &emac_p->ipgt.raw);
184
185 /* recommended non-back-to-back interpacket gap is 0xc12 */
186 writel(0xc12, &emac_p->ipgr.raw);
187
188 /* recommended collision window retry limit is 0x370F */
189 writel(0x370f, &emac_p->clrt.raw);
190
191 /* set maximum frame length: allow VLAN tagged frame */
192 writel(0x600, &emac_p->maxf.raw);
193
194 /* set the mac address */
195 writel(macaddr[0] | (macaddr[1] << 8), &emac_p->sa2.raw);
196 writel(macaddr[2] | (macaddr[3] << 8), &emac_p->sa1.raw);
197 writel(macaddr[4] | (macaddr[5] << 8), &emac_p->sa0.raw);
198
199 /* default, enable 10 Mbps operation */
200 writel(EMAC_RMII_SPD100, &emac_p->supp.clr);
201
202 /* wait until link status UP or deadline elapsed */
203 expire = get_ticks() + get_tbclk() * 2;
204 for (; get_ticks() < expire;) {
205 stat = phy_read(priv->phydev, priv->phy_addr, MII_BMSR);
206 if (stat & BMSR_LSTATUS)
207 break;
208 }
209
210 if (!(stat & BMSR_LSTATUS))
211 printf("MAC: Link is DOWN!\n");
212
213 /* delay to stabilize before any tx/rx */
214 mdelay(10);
215}
216
217static void pic32_mac_reset(struct pic32eth_dev *priv)
218{
219 struct pic32_emac_regs *emac_p = priv->emac_regs;
220 struct mii_dev *mii;
221
222 /* Reset MAC */
223 writel(EMAC_SOFTRESET, &emac_p->cfg1.raw);
224 mdelay(10);
225
226 /* clear reset */
227 writel(0, &emac_p->cfg1.raw);
228
229 /* Reset MII */
230 mii = priv->phydev->bus;
231 if (mii && mii->reset)
232 mii->reset(mii);
233}
234
235/* initializes the MAC and PHY, then establishes a link */
236static void pic32_ctrl_reset(struct pic32eth_dev *priv)
237{
238 struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
239 u32 v;
240
241 /* disable RX, TX & any other transactions */
242 writel(ETHCON_ON | ETHCON_TXRTS | ETHCON_RXEN, &ectl_p->con1.clr);
243
244 /* wait till busy */
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100245 wait_for_bit_le32(&ectl_p->stat.raw, ETHSTAT_BUSY, false,
246 CONFIG_SYS_HZ, false);
Purna Chandra Mandal23e75782016-01-28 15:30:21 +0530247 /* decrement received buffcnt to zero. */
248 while (readl(&ectl_p->stat.raw) & ETHSTAT_BUFCNT)
249 writel(ETHCON_BUFCDEC, &ectl_p->con1.set);
250
251 /* clear any existing interrupt event */
252 writel(0xffffffff, &ectl_p->irq.clr);
253
254 /* clear RX/TX start address */
255 writel(0xffffffff, &ectl_p->txst.clr);
256 writel(0xffffffff, &ectl_p->rxst.clr);
257
258 /* clear the receive filters */
259 writel(0x00ff, &ectl_p->rxfc.clr);
260
261 /* set the receive filters
262 * ETH_FILT_CRC_ERR_REJECT
263 * ETH_FILT_RUNT_REJECT
264 * ETH_FILT_UCAST_ACCEPT
265 * ETH_FILT_MCAST_ACCEPT
266 * ETH_FILT_BCAST_ACCEPT
267 */
268 v = ETHRXFC_BCEN | ETHRXFC_MCEN | ETHRXFC_UCEN |
269 ETHRXFC_RUNTEN | ETHRXFC_CRCOKEN;
270 writel(v, &ectl_p->rxfc.set);
271
272 /* turn controller ON to access PHY over MII */
273 writel(ETHCON_ON, &ectl_p->con1.set);
274}
275
276static void pic32_rx_desc_init(struct pic32eth_dev *priv)
277{
278 struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
279 struct eth_dma_desc *rxd;
280 u32 idx, bufsz;
281
282 priv->rxd_idx = 0;
283 for (idx = 0; idx < MAX_RX_DESCR; idx++) {
284 rxd = &priv->rxd_ring[idx];
285
286 /* hw owned */
287 rxd->hdr = EDH_NPV | EDH_EOWN | EDH_STICKY;
288
289 /* packet buffer address */
290 rxd->data_buff = virt_to_phys(net_rx_packets[idx]);
291
292 /* link to next desc */
293 rxd->next_ed = virt_to_phys(rxd + 1);
294
295 /* reset status */
296 rxd->stat1 = 0;
297 rxd->stat2 = 0;
298
299 /* decrement bufcnt */
300 writel(ETHCON_BUFCDEC, &ectl_p->con1.set);
301 }
302
303 /* link last descr to beginning of list */
304 rxd->next_ed = virt_to_phys(&priv->rxd_ring[0]);
305
306 /* flush rx ring */
307 flush_dcache_range((ulong)priv->rxd_ring,
308 (ulong)priv->rxd_ring + sizeof(priv->rxd_ring));
309
310 /* set rx desc-ring start address */
311 writel((ulong)virt_to_phys(&priv->rxd_ring[0]), &ectl_p->rxst.raw);
312
313 /* RX Buffer size */
314 bufsz = readl(&ectl_p->con2.raw);
315 bufsz &= ~(ETHCON_RXBUFSZ << ETHCON_RXBUFSZ_SHFT);
316 bufsz |= ((MAX_RX_BUF_SIZE / 16) << ETHCON_RXBUFSZ_SHFT);
317 writel(bufsz, &ectl_p->con2.raw);
318
319 /* enable the receiver in hardware which allows hardware
320 * to DMA received pkts to the descriptor pointer address.
321 */
322 writel(ETHCON_RXEN, &ectl_p->con1.set);
323}
324
325static int pic32_eth_start(struct udevice *dev)
326{
327 struct eth_pdata *pdata = dev_get_platdata(dev);
328 struct pic32eth_dev *priv = dev_get_priv(dev);
329
330 /* controller */
331 pic32_ctrl_reset(priv);
332
333 /* reset MAC */
334 pic32_mac_reset(priv);
335
336 /* configure PHY */
337 phy_config(priv->phydev);
338
339 /* initialize MAC */
340 pic32_mac_init(priv, &pdata->enetaddr[0]);
341
342 /* init RX descriptor; TX descriptors are handled in xmit */
343 pic32_rx_desc_init(priv);
344
345 /* Start up & update link status of PHY */
346 phy_startup(priv->phydev);
347
348 /* adjust mac with phy link status */
349 return pic32_mac_adjust_link(priv);
350}
351
352static void pic32_eth_stop(struct udevice *dev)
353{
354 struct pic32eth_dev *priv = dev_get_priv(dev);
355 struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
356 struct pic32_emac_regs *emac_p = priv->emac_regs;
357
358 /* Reset the phy if the controller is enabled */
359 if (readl(&ectl_p->con1.raw) & ETHCON_ON)
360 phy_reset(priv->phydev);
361
362 /* Shut down the PHY */
363 phy_shutdown(priv->phydev);
364
365 /* Stop rx/tx */
366 writel(ETHCON_TXRTS | ETHCON_RXEN, &ectl_p->con1.clr);
367 mdelay(10);
368
369 /* reset MAC */
370 writel(EMAC_SOFTRESET, &emac_p->cfg1.raw);
371
372 /* clear reset */
373 writel(0, &emac_p->cfg1.raw);
374 mdelay(10);
375
376 /* disable controller */
377 writel(ETHCON_ON, &ectl_p->con1.clr);
378 mdelay(10);
379
380 /* wait until everything is down */
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100381 wait_for_bit_le32(&ectl_p->stat.raw, ETHSTAT_BUSY, false,
382 2 * CONFIG_SYS_HZ, false);
Purna Chandra Mandal23e75782016-01-28 15:30:21 +0530383
384 /* clear any existing interrupt event */
385 writel(0xffffffff, &ectl_p->irq.clr);
386}
387
388static int pic32_eth_send(struct udevice *dev, void *packet, int length)
389{
390 struct pic32eth_dev *priv = dev_get_priv(dev);
391 struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
392 struct eth_dma_desc *txd;
393 u64 deadline;
394
395 txd = &priv->txd_ring[0];
396
397 /* set proper flags & length in descriptor header */
398 txd->hdr = EDH_SOP | EDH_EOP | EDH_EOWN | EDH_BCOUNT(length);
399
400 /* pass buffer address to hardware */
401 txd->data_buff = virt_to_phys(packet);
402
403 debug("%s: %d / .hdr %x, .data_buff %x, .stat %x, .nexted %x\n",
404 __func__, __LINE__, txd->hdr, txd->data_buff, txd->stat2,
405 txd->next_ed);
406
407 /* cache flush (packet) */
408 flush_dcache_range((ulong)packet, (ulong)packet + length);
409
410 /* cache flush (txd) */
411 flush_dcache_range((ulong)txd, (ulong)txd + sizeof(*txd));
412
413 /* pass descriptor table base to h/w */
414 writel(virt_to_phys(txd), &ectl_p->txst.raw);
415
416 /* ready to send enabled, hardware can now send the packet(s) */
417 writel(ETHCON_TXRTS | ETHCON_ON, &ectl_p->con1.set);
418
419 /* wait until tx has completed and h/w has released ownership
420 * of the tx descriptor or timeout elapsed.
421 */
422 deadline = get_ticks() + get_tbclk();
423 for (;;) {
424 /* check timeout */
425 if (get_ticks() > deadline)
426 return -ETIMEDOUT;
427
428 if (ctrlc())
429 return -EINTR;
430
431 /* tx completed ? */
432 if (readl(&ectl_p->con1.raw) & ETHCON_TXRTS) {
433 udelay(1);
434 continue;
435 }
436
437 /* h/w not released ownership yet? */
438 invalidate_dcache_range((ulong)txd, (ulong)txd + sizeof(*txd));
439 if (!(txd->hdr & EDH_EOWN))
440 break;
441 }
442
443 return 0;
444}
445
446static int pic32_eth_recv(struct udevice *dev, int flags, uchar **packetp)
447{
448 struct pic32eth_dev *priv = dev_get_priv(dev);
449 struct eth_dma_desc *rxd;
450 u32 idx = priv->rxd_idx;
451 u32 rx_count;
452
453 /* find the next ready to receive */
454 rxd = &priv->rxd_ring[idx];
455
456 invalidate_dcache_range((ulong)rxd, (ulong)rxd + sizeof(*rxd));
457 /* check if owned by MAC */
458 if (rxd->hdr & EDH_EOWN)
459 return -EAGAIN;
460
461 /* Sanity check on header: SOP and EOP */
462 if ((rxd->hdr & (EDH_SOP | EDH_EOP)) != (EDH_SOP | EDH_EOP)) {
463 printf("%s: %s, rx pkt across multiple descr\n",
464 __FILE__, __func__);
465 return 0;
466 }
467
468 debug("%s: %d /idx %i, hdr=%x, data_buff %x, stat %x, nexted %x\n",
469 __func__, __LINE__, idx, rxd->hdr,
470 rxd->data_buff, rxd->stat2, rxd->next_ed);
471
472 /* Sanity check on rx_stat: OK, CRC */
473 if (!RSV_RX_OK(rxd->stat2) || RSV_CRC_ERR(rxd->stat2)) {
474 debug("%s: %s: Error, rx problem detected\n",
475 __FILE__, __func__);
476 return 0;
477 }
478
479 /* invalidate dcache */
480 rx_count = RSV_RX_COUNT(rxd->stat2);
481 invalidate_dcache_range((ulong)net_rx_packets[idx],
482 (ulong)net_rx_packets[idx] + rx_count);
483
484 /* Pass the packet to protocol layer */
485 *packetp = net_rx_packets[idx];
486
487 /* increment number of bytes rcvd (ignore CRC) */
488 return rx_count - 4;
489}
490
491static int pic32_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
492{
493 struct pic32eth_dev *priv = dev_get_priv(dev);
494 struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
495 struct eth_dma_desc *rxd;
496 int idx = priv->rxd_idx;
497
498 /* sanity check */
499 if (packet != net_rx_packets[idx]) {
500 printf("rxd_id %d: packet is not matched,\n", idx);
501 return -EAGAIN;
502 }
503
504 /* prepare for receive */
505 rxd = &priv->rxd_ring[idx];
506 rxd->hdr = EDH_STICKY | EDH_NPV | EDH_EOWN;
507
508 flush_dcache_range((ulong)rxd, (ulong)rxd + sizeof(*rxd));
509
510 /* decrement rx pkt count */
511 writel(ETHCON_BUFCDEC, &ectl_p->con1.set);
512
513 debug("%s: %d / idx %i, hdr %x, data_buff %x, stat %x, nexted %x\n",
514 __func__, __LINE__, idx, rxd->hdr, rxd->data_buff,
515 rxd->stat2, rxd->next_ed);
516
517 priv->rxd_idx = (priv->rxd_idx + 1) % MAX_RX_DESCR;
518
519 return 0;
520}
521
522static const struct eth_ops pic32_eth_ops = {
523 .start = pic32_eth_start,
524 .send = pic32_eth_send,
525 .recv = pic32_eth_recv,
526 .free_pkt = pic32_eth_free_pkt,
527 .stop = pic32_eth_stop,
528};
529
530static int pic32_eth_probe(struct udevice *dev)
531{
532 struct eth_pdata *pdata = dev_get_platdata(dev);
533 struct pic32eth_dev *priv = dev_get_priv(dev);
534 const char *phy_mode;
535 void __iomem *iobase;
536 fdt_addr_t addr;
537 fdt_size_t size;
538 int offset = 0;
539 int phy_addr = -1;
540
Simon Glasse160f7d2017-01-17 16:52:55 -0700541 addr = fdtdec_get_addr_size(gd->fdt_blob, dev_of_offset(dev), "reg",
542 &size);
Purna Chandra Mandal23e75782016-01-28 15:30:21 +0530543 if (addr == FDT_ADDR_T_NONE)
544 return -EINVAL;
545
546 iobase = ioremap(addr, size);
547 pdata->iobase = (phys_addr_t)addr;
548
549 /* get phy mode */
550 pdata->phy_interface = -1;
Simon Glasse160f7d2017-01-17 16:52:55 -0700551 phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
552 NULL);
Purna Chandra Mandal23e75782016-01-28 15:30:21 +0530553 if (phy_mode)
554 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
555 if (pdata->phy_interface == -1) {
556 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
557 return -EINVAL;
558 }
559
560 /* get phy addr */
Simon Glasse160f7d2017-01-17 16:52:55 -0700561 offset = fdtdec_lookup_phandle(gd->fdt_blob, dev_of_offset(dev),
Purna Chandra Mandal23e75782016-01-28 15:30:21 +0530562 "phy-handle");
563 if (offset > 0)
564 phy_addr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
565
566 /* phy reset gpio */
Simon Glass150c5af2017-05-30 21:47:09 -0600567 gpio_request_by_name_nodev(dev_ofnode(dev), "reset-gpios", 0,
Purna Chandra Mandal23e75782016-01-28 15:30:21 +0530568 &priv->rst_gpio, GPIOD_IS_OUT);
569
570 priv->phyif = pdata->phy_interface;
571 priv->phy_addr = phy_addr;
572 priv->ectl_regs = iobase;
573 priv->emac_regs = iobase + PIC32_EMAC1CFG1;
574
575 pic32_mii_init(priv);
576
577 return pic32_phy_init(priv, dev);
578}
579
580static int pic32_eth_remove(struct udevice *dev)
581{
582 struct pic32eth_dev *priv = dev_get_priv(dev);
583 struct mii_dev *bus;
584
585 dm_gpio_free(dev, &priv->rst_gpio);
586 phy_shutdown(priv->phydev);
587 free(priv->phydev);
588 bus = miiphy_get_dev_by_name(PIC32_MDIO_NAME);
589 mdio_unregister(bus);
590 mdio_free(bus);
591 iounmap(priv->ectl_regs);
592 return 0;
593}
594
595static const struct udevice_id pic32_eth_ids[] = {
596 { .compatible = "microchip,pic32mzda-eth" },
597 { }
598};
599
600U_BOOT_DRIVER(pic32_ethernet) = {
601 .name = "pic32_ethernet",
602 .id = UCLASS_ETH,
603 .of_match = pic32_eth_ids,
604 .probe = pic32_eth_probe,
605 .remove = pic32_eth_remove,
606 .ops = &pic32_eth_ops,
607 .priv_auto_alloc_size = sizeof(struct pic32eth_dev),
608 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
609};