blob: c5994e0a4ae5e1a315ef6c1d32c66084c279bf8f [file] [log] [blame]
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +02001/*
2 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +00006 * (C) Copyright 2009-2011
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +02007 * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
8 * esd electronic system design gmbh <www.esd.eu>
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020011 */
12
13#include <common.h>
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +000014#include <asm/io.h>
Andreas Bießmannac45bb12013-11-29 12:13:45 +010015#include <asm/gpio.h>
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020016#include <asm/arch/at91sam9_smc.h>
17#include <asm/arch/at91_common.h>
18#include <asm/arch/at91_pmc.h>
19#include <asm/arch/at91_rstc.h>
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020020#include <asm/arch/at91_matrix.h>
21#include <asm/arch/at91_pio.h>
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020022#include <asm/arch/clk.h>
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020023#include <netdev.h>
24
25DECLARE_GLOBAL_DATA_PTR;
26
27/*
28 * Miscelaneous platform dependent initialisations
29 */
30
31static int hw_rev = -1; /* hardware revision */
32
33int get_hw_rev(void)
34{
35 if (hw_rev >= 0)
36 return hw_rev;
37
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020038 hw_rev = at91_get_pio_value(AT91_PIO_PORTB, 19);
39 hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 20) << 1;
40 hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 21) << 2;
41 hw_rev |= at91_get_pio_value(AT91_PIO_PORTB, 22) << 3;
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020042
43 if (hw_rev == 15)
44 hw_rev = 0;
45
46 return hw_rev;
47}
48
49#ifdef CONFIG_CMD_NAND
50static void meesc_nand_hw_init(void)
51{
52 unsigned long csa;
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +000053 at91_smc_t *smc = (at91_smc_t *) ATMEL_BASE_SMC0;
54 at91_matrix_t *matrix = (at91_matrix_t *) ATMEL_BASE_MATRIX;
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020055
56 /* Enable CS3 */
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020057 csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
58 writel(csa, &matrix->csa[0]);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020059
60 /* Configure SMC CS3 for NAND/SmartMedia */
Daniel Gorsulowskidd802642012-01-25 03:19:49 +000061 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
62 AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(2),
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020063 &smc->cs[3].setup);
64
65 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
66 AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
67 &smc->cs[3].pulse);
68
Daniel Gorsulowskidd802642012-01-25 03:19:49 +000069 writel(AT91_SMC_CYCLE_NWE(6) | AT91_SMC_CYCLE_NRD(6),
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020070 &smc->cs[3].cycle);
71 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
72 AT91_SMC_MODE_EXNW_DISABLE |
73 AT91_SMC_MODE_DBW_8 |
Daniel Gorsulowskidd802642012-01-25 03:19:49 +000074 AT91_SMC_MODE_TDF_CYCLE(12),
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +020075 &smc->cs[3].mode);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020076
77 /* Configure RDY/BSY */
Andreas Bießmannac45bb12013-11-29 12:13:45 +010078 gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020079
80 /* Enable NandFlash */
Andreas Bießmannac45bb12013-11-29 12:13:45 +010081 gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020082}
83#endif /* CONFIG_CMD_NAND */
84
85#ifdef CONFIG_MACB
86static void meesc_macb_hw_init(void)
87{
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +000088 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020089 /* Enable clock */
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +000090 writel(1 << ATMEL_ID_EMAC, &pmc->pcer);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +020091 at91_macb_hw_init();
92}
93#endif
94
95/*
96 * Static memory controller initialization to enable Beckhoff ET1100 EtherCAT
97 * controller debugging
98 * The ET1100 is located at physical address 0x70000000
99 * Its process memory is located at physical address 0x70001000
100 */
101static void meesc_ethercat_hw_init(void)
102{
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000103 at91_smc_t *smc1 = (at91_smc_t *) ATMEL_BASE_SMC1;
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200104
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200105 /* Configure SMC EBI1_CS0 for EtherCAT */
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200106 writel(AT91_SMC_SETUP_NWE(0) | AT91_SMC_SETUP_NCS_WR(0) |
107 AT91_SMC_SETUP_NRD(0) | AT91_SMC_SETUP_NCS_RD(0),
108 &smc1->cs[0].setup);
109 writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(9) |
110 AT91_SMC_PULSE_NRD(5) | AT91_SMC_PULSE_NCS_RD(9),
111 &smc1->cs[0].pulse);
112 writel(AT91_SMC_CYCLE_NWE(10) | AT91_SMC_CYCLE_NRD(6),
113 &smc1->cs[0].cycle);
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200114 /*
115 * Configure behavior at external wait signal, byte-select mode, 16 bit
116 * data bus width, none data float wait states and TDF optimization
117 */
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200118 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_EXNW_READY |
119 AT91_SMC_MODE_DBW_16 | AT91_SMC_MODE_TDF_CYCLE(0) |
120 AT91_SMC_MODE_TDF, &smc1->cs[0].mode);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200121
122 /* Configure RDY/BSY */
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200123 at91_set_b_periph(AT91_PIO_PORTE, 20, 0); /* EBI1_NWAIT */
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200124}
125
126int dram_init(void)
127{
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000128 gd->ram_size = get_ram_size(
129 (void *)CONFIG_SYS_SDRAM_BASE,
130 CONFIG_SYS_SDRAM_SIZE);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200131 return 0;
132}
133
134int board_eth_init(bd_t *bis)
135{
136 int rc = 0;
137#ifdef CONFIG_MACB
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000138 rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x00);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200139#endif
140 return rc;
141}
142
143int checkboard(void)
144{
145 char str[32];
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200146 u_char hw_type; /* hardware type */
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200147
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200148 /* read the "Type" register of the ET1100 controller */
149 hw_type = readb(CONFIG_ET1100_BASE);
150
151 switch (hw_type) {
152 case 0x11:
153 case 0x3F:
154 /* ET1100 present, arch number of MEESC-Board */
155 gd->bd->bi_arch_number = MACH_TYPE_MEESC;
156 puts("Board: CAN-EtherCAT Gateway");
157 break;
158 case 0xFF:
159 /* no ET1100 present, arch number of EtherCAN/2-Board */
160 gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
161 puts("Board: EtherCAN/2 Gateway");
162 /* switch on LED1D */
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200163 at91_set_pio_output(AT91_PIO_PORTB, 12, 1);
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200164 break;
165 default:
166 /* assume, no ET1100 present, arch number of EtherCAN/2-Board */
167 gd->bd->bi_arch_number = MACH_TYPE_ETHERCAN2;
168 printf("ERROR! Read invalid hw_type: %02X\n", hw_type);
169 puts("Board: EtherCAN/2 Gateway");
170 break;
171 }
Wolfgang Denkcdb74972010-07-24 21:55:43 +0200172 if (getenv_f("serial#", str, sizeof(str)) > 0) {
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200173 puts(", serial# ");
174 puts(str);
175 }
176 printf("\nHardware-revision: 1.%d\n", get_hw_rev());
177 printf("Mach-type: %lu\n", gd->bd->bi_arch_number);
178 return 0;
179}
180
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200181#ifdef CONFIG_SERIAL_TAG
182void get_board_serial(struct tag_serialnr *serialnr)
183{
184 char *str;
185
186 char *serial = getenv("serial#");
187 if (serial) {
188 str = strchr(serial, '_');
189 if (str && (strlen(str) >= 4)) {
190 serialnr->high = (*(str + 1) << 8) | *(str + 2);
191 serialnr->low = simple_strtoul(str + 3, NULL, 16);
192 }
193 } else {
194 serialnr->high = 0;
195 serialnr->low = 0;
196 }
197}
198#endif
199
200#ifdef CONFIG_REVISION_TAG
201u32 get_board_rev(void)
202{
203 return hw_rev | 0x100;
204}
205#endif
206
Daniel Gorsulowskia3f38972010-01-20 08:00:11 +0100207#ifdef CONFIG_MISC_INIT_R
208int misc_init_r(void)
209{
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200210 char *str;
211 char buf[32];
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000212 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Daniel Gorsulowskia3f38972010-01-20 08:00:11 +0100213
214 /*
215 * Normally the processor clock has a divisor of 2.
216 * In some cases this this needs to be set to 4.
217 * Check the user has set environment mdiv to 4 to change the divisor.
218 */
219 if ((str = getenv("mdiv")) && (strcmp(str, "4") == 0)) {
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200220 writel((readl(&pmc->mckr) & ~AT91_PMC_MDIV) |
221 AT91SAM9_PMC_MDIV_4, &pmc->mckr);
222 at91_clock_init(CONFIG_SYS_AT91_MAIN_CLOCK);
Daniel Gorsulowskia3f38972010-01-20 08:00:11 +0100223 serial_setbrg();
224 /* Notify the user that the clock is not default */
225 printf("Setting master clock to %s MHz\n",
226 strmhz(buf, get_mck_clk_rate()));
227 }
228
229 return 0;
230}
231#endif /* CONFIG_MISC_INIT_R */
232
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000233int board_early_init_f(void)
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200234{
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000235 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200236
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000237 /* enable all clocks */
238 writel((1 << ATMEL_ID_PIOA) | (1 << ATMEL_ID_PIOB) |
239 (1 << ATMEL_ID_PIOCDE) | (1 << ATMEL_ID_UHP),
Daniel Gorsulowskid4562e02010-08-09 11:17:14 +0200240 &pmc->pcer);
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200241
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000242 at91_seriald_hw_init();
243
244 return 0;
245}
246
247int board_init(void)
248{
Daniel Gorsulowskia3802792009-09-29 08:03:12 +0200249 /* initialize ET1100 Controller */
250 meesc_ethercat_hw_init();
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200251
252 /* adress of boot parameters */
Matthias Fuchs0cb77bf2011-07-19 01:56:06 +0000253 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200254
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200255#ifdef CONFIG_CMD_NAND
256 meesc_nand_hw_init();
257#endif
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200258#ifdef CONFIG_HAS_DATAFLASH
259 at91_spi0_hw_init(1 << 0);
260#endif
261#ifdef CONFIG_MACB
262 meesc_macb_hw_init();
263#endif
264#ifdef CONFIG_AT91_CAN
265 at91_can_hw_init();
266#endif
Daniel Gorsulowski64037fb2010-08-09 11:17:15 +0200267#ifdef CONFIG_USB_OHCI_NEW
268 at91_uhp_hw_init();
269#endif
Daniel Gorsulowski33b1d3f2009-06-30 21:03:37 +0200270 return 0;
271}