Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 1 | /* |
Stefan Roese | e802594 | 2007-01-30 17:06:10 +0100 | [diff] [blame] | 2 | * (C) Copyright 2006-2007 |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 4 | * |
| 5 | * (C) Copyright 2006 |
| 6 | * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com |
| 7 | * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | */ |
| 24 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 25 | /* |
Stefan Roese | e802594 | 2007-01-30 17:06:10 +0100 | [diff] [blame] | 26 | * sequoia.h - configuration for Sequoia & Rainier boards |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 27 | */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 31 | /* |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 32 | * High Level Configuration Options |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 33 | */ |
Stefan Roese | e802594 | 2007-01-30 17:06:10 +0100 | [diff] [blame] | 34 | /* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */ |
Stefan Roese | 854bc8d | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 35 | #ifndef CONFIG_RAINIER |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 36 | #define CONFIG_440EPX 1 /* Specific PPC440EPx */ |
Stefan Roese | 854bc8d | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 37 | #else |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 38 | #define CONFIG_440GRX 1 /* Specific PPC440GRx */ |
Stefan Roese | 854bc8d | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 39 | #endif |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 40 | #define CONFIG_440 1 /* ... PPC440 family */ |
| 41 | #define CONFIG_4xx 1 /* ... PPC4xx family */ |
Jeffrey Mann | e3b8c78 | 2007-05-05 08:32:14 +0200 | [diff] [blame] | 42 | /* Detect Sequoia PLL input clock automatically via CPLD bit */ |
| 43 | #define CONFIG_SYS_CLK_FREQ ((in8(CFG_BCSR_BASE + 3) & 0x80) ? \ |
Jeffrey Mann | 193b4a3 | 2007-05-07 19:42:49 +0200 | [diff] [blame] | 44 | 33333333 : 33000000) |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 45 | |
Anatolij Gustschin | bc77881 | 2008-02-21 12:52:29 +0100 | [diff] [blame] | 46 | /* |
| 47 | * Define this if you want support for video console with radeon 9200 pci card |
| 48 | * Also set TEXT_BASE to 0xFFF80000 in board/amcc/sequoia/config.mk in this case |
| 49 | */ |
| 50 | #undef CONFIG_VIDEO |
| 51 | |
| 52 | #ifdef CONFIG_VIDEO |
Stefan Roese | d25dfe0 | 2007-10-31 17:57:52 +0100 | [diff] [blame] | 53 | /* |
| 54 | * 44x dcache supported is working now on sequoia, but we don't enable |
| 55 | * it yet since it needs further testing |
| 56 | */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 57 | #define CONFIG_4xx_DCACHE /* enable dcache */ |
Stefan Roese | d25dfe0 | 2007-10-31 17:57:52 +0100 | [diff] [blame] | 58 | #endif |
| 59 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 60 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ |
| 61 | #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 62 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 63 | /* |
| 64 | * Base addresses -- Note these are effective addresses where the actual |
| 65 | * resources get mapped (not physical addresses). |
| 66 | */ |
Anatolij Gustschin | bc77881 | 2008-02-21 12:52:29 +0100 | [diff] [blame] | 67 | #ifndef CONFIG_VIDEO |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 68 | #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kiB for Monitor */ |
| 69 | #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kiB for malloc() */ |
Anatolij Gustschin | bc77881 | 2008-02-21 12:52:29 +0100 | [diff] [blame] | 70 | #else |
| 71 | #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */ |
| 72 | #define CFG_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */ |
| 73 | #endif |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 74 | |
Niklaus Giger | 4d332db | 2008-01-10 18:50:33 +0100 | [diff] [blame] | 75 | #define CFG_TLB_FOR_BOOT_FLASH 0x0003 |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 76 | #define CFG_BOOT_BASE_ADDR 0xf0000000 |
| 77 | #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */ |
Stefan Roese | 4ef6251 | 2006-11-20 20:39:52 +0100 | [diff] [blame] | 78 | #define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 79 | #define CFG_MONITOR_BASE TEXT_BASE |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 80 | #define CFG_NAND_ADDR 0xd0000000 /* NAND Flash */ |
| 81 | #define CFG_OCM_BASE 0xe0010000 /* ocm */ |
Igor Lisitsin | a11e069 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 82 | #define CFG_OCM_DATA_ADDR CFG_OCM_BASE |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 83 | #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 84 | #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */ |
| 85 | #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000 |
| 86 | #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000 |
| 87 | #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000 |
| 88 | |
| 89 | /* Don't change either of these */ |
| 90 | #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */ |
| 91 | |
| 92 | #define CFG_USB2D0_BASE 0xe0000100 |
| 93 | #define CFG_USB_DEVICE 0xe0000000 |
| 94 | #define CFG_USB_HOST 0xe0000400 |
| 95 | #define CFG_BCSR_BASE 0xc0000000 |
| 96 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 97 | /* |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 98 | * Initial RAM & stack pointer |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 99 | */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 100 | /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 101 | #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 102 | #define CFG_INIT_RAM_END (4 << 10) |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 103 | #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 104 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
Igor Lisitsin | a11e069 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 105 | #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 106 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 107 | /* |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 108 | * Serial Port |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 109 | */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 110 | #define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */ |
| 111 | #define CONFIG_BAUDRATE 115200 |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 112 | #define CONFIG_SERIAL_MULTI 1 |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 113 | /* define this if you want console on UART1 */ |
| 114 | #undef CONFIG_UART1_CONSOLE |
| 115 | |
| 116 | #define CFG_BAUDRATE_TABLE \ |
| 117 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 118 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 119 | /* |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 120 | * Environment |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 121 | */ |
Stefan Roese | d12ae80 | 2006-09-12 20:19:10 +0200 | [diff] [blame] | 122 | #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 123 | #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environ vars */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 124 | #else |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 125 | #define CFG_ENV_IS_IN_NAND 1 /* use NAND for environ vars */ |
| 126 | #define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 127 | #endif |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 128 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 129 | /* |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 130 | * FLASH related |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 131 | */ |
| 132 | #define CFG_FLASH_CFI /* The flash is CFI compatible */ |
| 133 | #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 134 | |
| 135 | #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE } |
| 136 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 137 | #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 138 | #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 139 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 140 | #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 141 | #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 142 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 143 | #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
| 144 | #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 145 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 146 | #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
| 147 | #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 148 | |
| 149 | #ifdef CFG_ENV_IS_IN_FLASH |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 150 | #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 151 | #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE) |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 152 | #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 153 | |
| 154 | /* Address and size of Redundant Environment Sector */ |
| 155 | #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE) |
| 156 | #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) |
| 157 | #endif |
| 158 | |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 159 | /* |
| 160 | * IPL (Initial Program Loader, integrated inside CPU) |
| 161 | * Will load first 4k from NAND (SPL) into cache and execute it from there. |
| 162 | * |
| 163 | * SPL (Secondary Program Loader) |
| 164 | * Will load special U-Boot version (NUB) from NAND and execute it. This SPL |
| 165 | * has to fit into 4kByte. It sets up the CPU and configures the SDRAM |
| 166 | * controller and the NAND controller so that the special U-Boot image can be |
| 167 | * loaded from NAND to SDRAM. |
| 168 | * |
| 169 | * NUB (NAND U-Boot) |
| 170 | * This NAND U-Boot (NUB) is a special U-Boot version which can be started |
| 171 | * from RAM. Therefore it mustn't (re-)configure the SDRAM controller. |
| 172 | * |
| 173 | * On 440EPx the SPL is copied to SDRAM before the NAND controller is |
| 174 | * set up. While still running from cache, I experienced problems accessing |
| 175 | * the NAND controller. sr - 2006-08-25 |
| 176 | */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 177 | #define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */ |
| 178 | #define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */ |
| 179 | #define CFG_NAND_BOOT_SPL_DST (CFG_OCM_BASE + (12 << 10)) /* Copy SPL here */ |
| 180 | #define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */ |
| 181 | #define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from */ |
| 182 | /* this addr */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 183 | #define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST) |
| 184 | |
| 185 | /* |
| 186 | * Define the partitioning of the NAND chip (only RAM U-Boot is needed here) |
| 187 | */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 188 | #define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */ |
| 189 | #define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 190 | |
| 191 | /* |
| 192 | * Now the NAND chip has to be defined (no autodetection used!) |
| 193 | */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 194 | #define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */ |
| 195 | #define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */ |
| 196 | #define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */ |
| 197 | #define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */ |
| 198 | #undef CFG_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 199 | |
Stefan Roese | 9d90960 | 2007-06-01 15:29:04 +0200 | [diff] [blame] | 200 | #define CFG_NAND_ECCSIZE 256 |
| 201 | #define CFG_NAND_ECCBYTES 3 |
| 202 | #define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE) |
| 203 | #define CFG_NAND_OOBSIZE 16 |
| 204 | #define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS) |
| 205 | #define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7} |
| 206 | |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 207 | #ifdef CFG_ENV_IS_IN_NAND |
Stefan Roese | d12ae80 | 2006-09-12 20:19:10 +0200 | [diff] [blame] | 208 | /* |
| 209 | * For NAND booting the environment is embedded in the U-Boot image. Please take |
| 210 | * look at the file board/amcc/sequoia/u-boot-nand.lds for details. |
| 211 | */ |
| 212 | #define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE |
| 213 | #define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE) |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 214 | #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE) |
| 215 | #endif |
| 216 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 217 | /* |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 218 | * DDR SDRAM |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 219 | */ |
| 220 | #define CFG_MBYTES_SDRAM (256) /* 256MB */ |
Stefan Roese | 0238898 | 2007-01-05 10:38:05 +0100 | [diff] [blame] | 221 | #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 222 | #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */ |
Stefan Roese | 0238898 | 2007-01-05 10:38:05 +0100 | [diff] [blame] | 223 | #endif |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 224 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 225 | /* |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 226 | * I2C |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 227 | */ |
| 228 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ |
| 229 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
| 230 | #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 231 | #define CFG_I2C_SLAVE 0x7F |
| 232 | |
| 233 | #define CFG_I2C_MULTI_EEPROMS |
| 234 | #define CFG_I2C_EEPROM_ADDR (0xa8>>1) |
| 235 | #define CFG_I2C_EEPROM_ADDR_LEN 1 |
| 236 | #define CFG_EEPROM_PAGE_WRITE_ENABLE |
| 237 | #define CFG_EEPROM_PAGE_WRITE_BITS 3 |
| 238 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 |
| 239 | |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 240 | /* I2C SYSMON (LM75, AD7414 is almost compatible) */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 241 | #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */ |
| 242 | #define CONFIG_DTT_AD7414 1 /* use AD7414 */ |
| 243 | #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 244 | #define CFG_DTT_MAX_TEMP 70 |
| 245 | #define CFG_DTT_LOW_TEMP -30 |
| 246 | #define CFG_DTT_HYSTERESIS 3 |
| 247 | |
| 248 | #define CONFIG_PREBOOT "echo;" \ |
Wolfgang Denk | 32bf3d1 | 2008-03-03 12:16:44 +0100 | [diff] [blame^] | 249 | "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 250 | "echo" |
| 251 | |
| 252 | #undef CONFIG_BOOTARGS |
| 253 | |
Stefan Roese | e802594 | 2007-01-30 17:06:10 +0100 | [diff] [blame] | 254 | /* Setup some board specific values for the default environment variables */ |
| 255 | #ifndef CONFIG_RAINIER |
| 256 | #define CONFIG_HOSTNAME sequoia |
| 257 | #define CFG_BOOTFILE "bootfile=/tftpboot/sequoia/uImage\0" |
| 258 | #define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0" |
| 259 | #else |
| 260 | #define CONFIG_HOSTNAME rainier |
| 261 | #define CFG_BOOTFILE "bootfile=/tftpboot/rainier/uImage\0" |
| 262 | #define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xx\0" |
| 263 | #endif |
| 264 | |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 265 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Stefan Roese | e802594 | 2007-01-30 17:06:10 +0100 | [diff] [blame] | 266 | CFG_BOOTFILE \ |
| 267 | CFG_ROOTPATH \ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 268 | "netdev=eth0\0" \ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 269 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 270 | "nfsroot=${serverip}:${rootpath}\0" \ |
| 271 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 272 | "addip=setenv bootargs ${bootargs} " \ |
| 273 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 274 | ":${hostname}:${netdev}:off panic=1\0" \ |
| 275 | "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ |
| 276 | "flash_nfs=run nfsargs addip addtty;" \ |
| 277 | "bootm ${kernel_addr}\0" \ |
| 278 | "flash_self=run ramargs addip addtty;" \ |
| 279 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 280 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ |
| 281 | "bootm\0" \ |
Stefan Roese | 4ef6251 | 2006-11-20 20:39:52 +0100 | [diff] [blame] | 282 | "kernel_addr=FC000000\0" \ |
| 283 | "ramdisk_addr=FC180000\0" \ |
Stefan Roese | e802594 | 2007-01-30 17:06:10 +0100 | [diff] [blame] | 284 | "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 285 | "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \ |
Stefan Roese | e802594 | 2007-01-30 17:06:10 +0100 | [diff] [blame] | 286 | "cp.b 200000 FFFA0000 60000\0" \ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 287 | "upd=run load;run update\0" \ |
| 288 | "" |
| 289 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 290 | |
| 291 | #if 0 |
| 292 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 293 | #else |
| 294 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 295 | #endif |
| 296 | |
| 297 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
| 298 | #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
| 299 | |
| 300 | #define CONFIG_M88E1111_PHY 1 |
| 301 | #define CONFIG_IBM_EMAC4_V4 1 |
| 302 | #define CONFIG_MII 1 /* MII PHY management */ |
| 303 | #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */ |
| 304 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 305 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 306 | #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ |
| 307 | |
| 308 | #define CONFIG_HAS_ETH0 |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 309 | #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx */ |
| 310 | /* buffers & descriptors */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 311 | #define CONFIG_NET_MULTI 1 |
| 312 | #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */ |
| 313 | #define CONFIG_PHY1_ADDR 1 |
| 314 | |
| 315 | /* USB */ |
Stefan Roese | 854bc8d | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 316 | #ifdef CONFIG_440EPX |
Matthias Fuchs | 2d14684 | 2007-11-09 15:37:53 +0100 | [diff] [blame] | 317 | #define CONFIG_USB_OHCI_NEW |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 318 | #define CONFIG_USB_STORAGE |
Matthias Fuchs | 2d14684 | 2007-11-09 15:37:53 +0100 | [diff] [blame] | 319 | #define CFG_OHCI_BE_CONTROLLER |
| 320 | |
| 321 | #undef CFG_USB_OHCI_BOARD_INIT |
| 322 | #define CFG_USB_OHCI_CPU_INIT 1 |
| 323 | #define CFG_USB_OHCI_REGS_BASE CFG_USB_HOST |
| 324 | #define CFG_USB_OHCI_SLOT_NAME "ppc440" |
| 325 | #define CFG_USB_OHCI_MAX_ROOT_PORTS 15 |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 326 | |
| 327 | /* Comment this out to enable USB 1.1 device */ |
| 328 | #define USB_2_0_DEVICE |
| 329 | |
Stefan Roese | 854bc8d | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 330 | #endif /* CONFIG_440EPX */ |
| 331 | |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 332 | /* Partitions */ |
| 333 | #define CONFIG_MAC_PARTITION |
| 334 | #define CONFIG_DOS_PARTITION |
| 335 | #define CONFIG_ISO_PARTITION |
| 336 | |
Jon Loeliger | 46da1e9 | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 337 | /* |
Jon Loeliger | 079a136 | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 338 | * BOOTP options |
| 339 | */ |
| 340 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 341 | #define CONFIG_BOOTP_BOOTPATH |
| 342 | #define CONFIG_BOOTP_GATEWAY |
| 343 | #define CONFIG_BOOTP_HOSTNAME |
Markus Klotzbücher | 052440b | 2007-11-23 13:09:18 +0100 | [diff] [blame] | 344 | #define CONFIG_BOOTP_SUBNETMASK |
Jon Loeliger | 079a136 | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 345 | |
Jon Loeliger | 079a136 | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 346 | /* |
Jon Loeliger | 46da1e9 | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 347 | * Command line configuration. |
| 348 | */ |
| 349 | #include <config_cmd_default.h> |
| 350 | |
| 351 | #define CONFIG_CMD_ASKENV |
| 352 | #define CONFIG_CMD_DHCP |
| 353 | #define CONFIG_CMD_DTT |
| 354 | #define CONFIG_CMD_DIAG |
| 355 | #define CONFIG_CMD_EEPROM |
| 356 | #define CONFIG_CMD_ELF |
| 357 | #define CONFIG_CMD_FAT |
| 358 | #define CONFIG_CMD_I2C |
| 359 | #define CONFIG_CMD_IRQ |
| 360 | #define CONFIG_CMD_MII |
| 361 | #define CONFIG_CMD_NAND |
| 362 | #define CONFIG_CMD_NET |
| 363 | #define CONFIG_CMD_NFS |
| 364 | #define CONFIG_CMD_PCI |
| 365 | #define CONFIG_CMD_PING |
| 366 | #define CONFIG_CMD_REGINFO |
| 367 | #define CONFIG_CMD_SDRAM |
| 368 | |
| 369 | #ifdef CONFIG_440EPX |
| 370 | #define CONFIG_CMD_USB |
| 371 | #endif |
| 372 | |
Stefan Roese | 9de469b | 2007-08-16 10:18:33 +0200 | [diff] [blame] | 373 | #ifndef CONFIG_RAINIER |
| 374 | #define CFG_POST_FPU_ON CFG_POST_FPU |
| 375 | #else |
| 376 | #define CFG_POST_FPU_ON 0 |
| 377 | #endif |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 378 | |
Igor Lisitsin | a11e069 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 379 | /* POST support */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 380 | #define CONFIG_POST (CFG_POST_CACHE | \ |
Igor Lisitsin | a11e069 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 381 | CFG_POST_CPU | \ |
Sergei Poselenov | b448962 | 2007-07-05 08:17:37 +0200 | [diff] [blame] | 382 | CFG_POST_ETHER | \ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 383 | CFG_POST_FPU_ON | \ |
| 384 | CFG_POST_I2C | \ |
| 385 | CFG_POST_MEMORY | \ |
| 386 | CFG_POST_SPR | \ |
| 387 | CFG_POST_UART) |
Igor Lisitsin | a11e069 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 388 | |
| 389 | #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4) |
| 390 | #define CONFIG_LOGBUFFER |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 391 | #define CFG_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */ |
Igor Lisitsin | a11e069 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 392 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 393 | #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */ |
Igor Lisitsin | a11e069 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 394 | |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 395 | #define CONFIG_SUPPORT_VFAT |
| 396 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 397 | /* |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 398 | * Miscellaneous configurable options |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 399 | */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 400 | #define CFG_LONGHELP /* undef to save memory */ |
| 401 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 46da1e9 | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 402 | #if defined(CONFIG_CMD_KGDB) |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 403 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 404 | #else |
| 405 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 406 | #endif |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 407 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) |
| 408 | /* Print Buffer Size */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 409 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 410 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 411 | |
| 412 | #define CFG_MEMTEST_START 0x0400000 /* memtest works on */ |
| 413 | #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
| 414 | |
| 415 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 416 | #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 417 | |
| 418 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
| 419 | |
| 420 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 421 | #define CONFIG_LOOPW 1 /* enable loopw command */ |
| 422 | #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 423 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 424 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 425 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 426 | /* |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 427 | * PCI stuff |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 428 | */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 429 | /* General PCI */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 430 | #define CONFIG_PCI /* include pci support */ |
| 431 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 432 | #define CFG_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */ |
| 433 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 434 | #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to */ |
| 435 | /* CFG_PCI_MEMBASE */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 436 | /* Board-specific PCI */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 437 | #define CFG_PCI_TARGET_INIT |
| 438 | #define CFG_PCI_MASTER_INIT |
| 439 | |
| 440 | #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */ |
| 441 | #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */ |
| 442 | |
| 443 | /* |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 444 | * For booting Linux, the board info and command line data have to be in the |
| 445 | * first 8 MB of memory, since this is the maximum mapped by the Linux kernel |
| 446 | * during initialization. |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 447 | */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 448 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 449 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 450 | /* |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 451 | * External Bus Controller (EBC) Setup |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 452 | */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 453 | |
| 454 | /* |
| 455 | * On Sequoia CS0 and CS3 are switched when configuring for NAND booting |
| 456 | */ |
| 457 | #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 458 | #define CFG_NAND_CS 3 /* NAND chip connected to CSx */ |
| 459 | /* Memory Bank 0 (NOR-FLASH) initialization */ |
Stefan Roese | 4be23a1 | 2007-02-19 08:23:15 +0100 | [diff] [blame] | 460 | #define CFG_EBC_PB0AP 0x03017200 |
Stefan Roese | 2db6336 | 2007-03-24 15:55:58 +0100 | [diff] [blame] | 461 | #define CFG_EBC_PB0CR (CFG_FLASH_BASE | 0xda000) |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 462 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 463 | /* Memory Bank 3 (NAND-FLASH) initialization */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 464 | #define CFG_EBC_PB3AP 0x018003c0 |
Stefan Roese | 2db6336 | 2007-03-24 15:55:58 +0100 | [diff] [blame] | 465 | #define CFG_EBC_PB3CR (CFG_NAND_ADDR | 0x1c000) |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 466 | #else |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 467 | #define CFG_NAND_CS 0 /* NAND chip connected to CSx */ |
| 468 | /* Memory Bank 3 (NOR-FLASH) initialization */ |
Stefan Roese | 4be23a1 | 2007-02-19 08:23:15 +0100 | [diff] [blame] | 469 | #define CFG_EBC_PB3AP 0x03017200 |
Stefan Roese | 2db6336 | 2007-03-24 15:55:58 +0100 | [diff] [blame] | 470 | #define CFG_EBC_PB3CR (CFG_FLASH_BASE | 0xda000) |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 471 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 472 | /* Memory Bank 0 (NAND-FLASH) initialization */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 473 | #define CFG_EBC_PB0AP 0x018003c0 |
Stefan Roese | 2db6336 | 2007-03-24 15:55:58 +0100 | [diff] [blame] | 474 | #define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1c000) |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 475 | #endif |
| 476 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 477 | /* Memory Bank 2 (CPLD) initialization */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 478 | #define CFG_EBC_PB2AP 0x24814580 |
Stefan Roese | 2db6336 | 2007-03-24 15:55:58 +0100 | [diff] [blame] | 479 | #define CFG_EBC_PB2CR (CFG_BCSR_BASE | 0x38000) |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 480 | |
Stefan Roese | 5a5958b | 2007-10-15 11:29:33 +0200 | [diff] [blame] | 481 | #define CFG_BCSR5_PCI66EN 0x80 |
| 482 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 483 | /* |
Stefan Roese | 43a2b0e | 2006-10-20 14:28:52 +0200 | [diff] [blame] | 484 | * NAND FLASH |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 485 | */ |
Stefan Roese | 43a2b0e | 2006-10-20 14:28:52 +0200 | [diff] [blame] | 486 | #define CFG_MAX_NAND_DEVICE 1 |
| 487 | #define NAND_MAX_CHIPS 1 |
| 488 | #define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS) |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 489 | #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */ |
Stefan Roese | 43a2b0e | 2006-10-20 14:28:52 +0200 | [diff] [blame] | 490 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 491 | /* |
Lawrence R. Johnson | b05e8bf | 2008-01-04 02:11:56 -0500 | [diff] [blame] | 492 | * PPC440 GPIO Configuration |
| 493 | */ |
| 494 | /* test-only: take GPIO init from pcs440ep ???? in config file */ |
| 495 | #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \ |
| 496 | { \ |
| 497 | /* GPIO Core 0 */ \ |
| 498 | {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \ |
| 499 | {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \ |
| 500 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \ |
| 501 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \ |
| 502 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \ |
| 503 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \ |
| 504 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \ |
| 505 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \ |
| 506 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \ |
| 507 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \ |
| 508 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \ |
| 509 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \ |
| 510 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \ |
| 511 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \ |
| 512 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO14 */ \ |
| 513 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \ |
| 514 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \ |
| 515 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \ |
| 516 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \ |
| 517 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \ |
| 518 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \ |
| 519 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \ |
| 520 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \ |
| 521 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO23 SCPD0 */ \ |
| 522 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \ |
| 523 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \ |
| 524 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \ |
| 525 | {GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \ |
| 526 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO28 USB2D_TXVALID */ \ |
| 527 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \ |
| 528 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \ |
| 529 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \ |
| 530 | }, \ |
| 531 | { \ |
| 532 | /* GPIO Core 1 */ \ |
| 533 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \ |
| 534 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \ |
| 535 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \ |
| 536 | {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \ |
| 537 | {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \ |
| 538 | {GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \ |
| 539 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \ |
| 540 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \ |
| 541 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \ |
| 542 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \ |
| 543 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \ |
| 544 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \ |
| 545 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \ |
| 546 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \ |
| 547 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \ |
| 548 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \ |
| 549 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \ |
| 550 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \ |
| 551 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \ |
| 552 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \ |
| 553 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \ |
| 554 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \ |
| 555 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \ |
| 556 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \ |
| 557 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \ |
| 558 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \ |
| 559 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \ |
| 560 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \ |
| 561 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \ |
| 562 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \ |
| 563 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \ |
| 564 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \ |
| 565 | } \ |
| 566 | } |
| 567 | |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 568 | /* |
| 569 | * Internal Definitions |
| 570 | * |
| 571 | * Boot Flags |
| 572 | */ |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 573 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 574 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 575 | |
Jon Loeliger | 46da1e9 | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 576 | #if defined(CONFIG_CMD_KGDB) |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 577 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 578 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 579 | #endif |
Stefan Roese | 1362888 | 2007-12-13 14:52:53 +0100 | [diff] [blame] | 580 | |
| 581 | /* pass open firmware flat tree */ |
| 582 | #define CONFIG_OF_LIBFDT 1 |
| 583 | #define CONFIG_OF_BOARD_SETUP 1 |
Stefan Roese | 1362888 | 2007-12-13 14:52:53 +0100 | [diff] [blame] | 584 | |
Anatolij Gustschin | bc77881 | 2008-02-21 12:52:29 +0100 | [diff] [blame] | 585 | #ifdef CONFIG_VIDEO |
| 586 | #define CONFIG_BIOSEMU /* x86 bios emulator for vga bios */ |
| 587 | #define CONFIG_ATI_RADEON_FB /* use radeon framebuffer driver */ |
| 588 | #define VIDEO_IO_OFFSET 0xe8000000 |
| 589 | #define CFG_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET |
| 590 | #define CONFIG_VIDEO_SW_CURSOR |
| 591 | #define CONFIG_VIDEO_LOGO |
| 592 | #define CONFIG_CFB_CONSOLE |
| 593 | #define CONFIG_SPLASH_SCREEN |
| 594 | #define CONFIG_VGA_AS_SINGLE_DEVICE |
| 595 | #define CONFIG_CMD_BMP |
| 596 | #endif |
| 597 | |
Larry Johnson | 214398d | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 598 | #endif /* __CONFIG_H */ |