blob: 6709edc8635218587874f0e91491be8e2aaa49bb [file] [log] [blame]
Dirk Behmead9bc8e2009-01-28 21:39:58 +01001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments.
4 * Author :
5 * Manikandan Pillai <mani.pillai@ti.com>
6 * Derived from Beagle Board and 3430 SDP code by
7 * Richard Woodruff <r-woodruff2@ti.com>
8 * Syed Mohammed Khasim <khasim@ti.com>
9 *
10 * Manikandan Pillai <mani.pillai@ti.com>
11 *
12 * Configuration settings for the TI OMAP3 EVM board.
13 *
14 * See file CREDITS for list of people who contributed to this
15 * project.
16 *
17 * This program is free software; you can redistribute it and/or
18 * modify it under the terms of the GNU General Public License as
19 * published by the Free Software Foundation; either version 2 of
20 * the License, or (at your option) any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software
29 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 * MA 02111-1307 USA
31 */
32
33#ifndef __CONFIG_H
34#define __CONFIG_H
Dirk Behmead9bc8e2009-01-28 21:39:58 +010035
36/*
37 * High Level Configuration Options
38 */
39#define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */
40#define CONFIG_OMAP 1 /* in a TI OMAP core */
41#define CONFIG_OMAP34XX 1 /* which is a 34XX */
42#define CONFIG_OMAP3430 1 /* which is in a 3430 */
43#define CONFIG_OMAP3_EVM 1 /* working with EVM */
44
45#include <asm/arch/cpu.h> /* get chip and board defs */
46#include <asm/arch/omap3.h>
47
Sanjeev Premi6a6b62e2009-04-27 21:27:27 +053048/*
49 * Display CPU and Board information
50 */
51#define CONFIG_DISPLAY_CPUINFO 1
52#define CONFIG_DISPLAY_BOARDINFO 1
53
Dirk Behmead9bc8e2009-01-28 21:39:58 +010054/* Clock Defines */
55#define V_OSCK 26000000 /* Clock output from T2 */
56#define V_SCLK (V_OSCK >> 1)
57
58#undef CONFIG_USE_IRQ /* no support for IRQs */
59#define CONFIG_MISC_INIT_R
60
61#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
62#define CONFIG_SETUP_MEMORY_TAGS 1
63#define CONFIG_INITRD_TAG 1
64#define CONFIG_REVISION_TAG 1
65
66/*
67 * Size of malloc() pool
68 */
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -040069#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
Dirk Behmead9bc8e2009-01-28 21:39:58 +010070 /* Sector */
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -040071#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Dirk Behmead9bc8e2009-01-28 21:39:58 +010072#define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
73 /* initial data */
Dirk Behmead9bc8e2009-01-28 21:39:58 +010074/*
75 * Hardware drivers
76 */
77
78/*
79 * NS16550 Configuration
80 */
81#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
82
83#define CONFIG_SYS_NS16550
84#define CONFIG_SYS_NS16550_SERIAL
85#define CONFIG_SYS_NS16550_REG_SIZE (-4)
86#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
87
88/*
89 * select serial console configuration
90 */
91#define CONFIG_CONS_INDEX 1
92#define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
93#define CONFIG_SERIAL1 1 /* UART1 on OMAP3 EVM */
94
95/* allow to overwrite serial and ethaddr */
96#define CONFIG_ENV_OVERWRITE
97#define CONFIG_BAUDRATE 115200
98#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
99 115200}
100#define CONFIG_MMC 1
101#define CONFIG_OMAP3_MMC 1
102#define CONFIG_DOS_PARTITION 1
103
Nishanth Menon30563a02009-11-07 10:51:24 -0500104/* DDR - I use Micron DDR */
105#define CONFIG_OMAP3_MICRON_DDR 1
106
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100107/* commands to include */
108#include <config_cmd_default.h>
109
110#define CONFIG_CMD_EXT2 /* EXT2 Support */
111#define CONFIG_CMD_FAT /* FAT support */
112#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
113
114#define CONFIG_CMD_I2C /* I2C serial bus support */
115#define CONFIG_CMD_MMC /* MMC support */
116#define CONFIG_CMD_ONENAND /* ONENAND support */
117#define CONFIG_CMD_DHCP
118#define CONFIG_CMD_PING
119
120#undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
121#undef CONFIG_CMD_FPGA /* FPGA configuration Support */
122#undef CONFIG_CMD_IMI /* iminfo */
123#undef CONFIG_CMD_IMLS /* List all found images */
124
125#define CONFIG_SYS_NO_FLASH
Tom Rix0297ec72009-09-29 10:19:49 -0400126#define CONFIG_HARD_I2C 1
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100127#define CONFIG_SYS_I2C_SPEED 100000
128#define CONFIG_SYS_I2C_SLAVE 1
129#define CONFIG_SYS_I2C_BUS 0
130#define CONFIG_SYS_I2C_BUS_SELECT 1
131#define CONFIG_DRIVER_OMAP34XX_I2C 1
132
133/*
Tom Rixfccc0fc2009-06-28 12:52:31 -0500134 * TWL4030
135 */
136#define CONFIG_TWL4030_POWER 1
137
138/*
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100139 * Board NAND Info.
140 */
141#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
142 /* to access nand */
143#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
144 /* to access */
145 /* nand at CS0 */
146
147#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
148 /* NAND devices */
Wolfgang Denk2eb99ca2009-07-18 21:52:24 +0200149#define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100150
151#define CONFIG_JFFS2_NAND
152/* nand device jffs2 lives on */
153#define CONFIG_JFFS2_DEV "nand0"
154/* start of jffs2 partition */
155#define CONFIG_JFFS2_PART_OFFSET 0x680000
156#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
157
158/* Environment information */
159#define CONFIG_BOOTDELAY 10
160
Sanjeev Premi136cf922009-05-15 23:48:37 +0200161#define CONFIG_BOOTFILE uImage
162
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100163#define CONFIG_EXTRA_ENV_SETTINGS \
164 "loadaddr=0x82000000\0" \
165 "console=ttyS2,115200n8\0" \
166 "mmcargs=setenv bootargs console=${console} " \
167 "root=/dev/mmcblk0p2 rw " \
168 "rootfstype=ext3 rootwait\0" \
169 "nandargs=setenv bootargs console=${console} " \
170 "root=/dev/mtdblock4 rw " \
171 "rootfstype=jffs2\0" \
172 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
173 "bootscript=echo Running bootscript from mmc ...; " \
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200174 "source ${loadaddr}\0" \
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100175 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
176 "mmcboot=echo Booting from mmc ...; " \
177 "run mmcargs; " \
178 "bootm ${loadaddr}\0" \
179 "nandboot=echo Booting from nand ...; " \
180 "run nandargs; " \
181 "onenand read ${loadaddr} 280000 400000; " \
182 "bootm ${loadaddr}\0" \
183
184#define CONFIG_BOOTCOMMAND \
Dirk Behmea85693b2009-04-21 17:30:51 +0200185 "if mmc init; then " \
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100186 "if run loadbootscript; then " \
187 "run bootscript; " \
188 "else " \
189 "if run loaduimage; then " \
190 "run mmcboot; " \
191 "else run nandboot; " \
192 "fi; " \
193 "fi; " \
194 "else run nandboot; fi"
195
196#define CONFIG_AUTO_COMPLETE 1
197/*
198 * Miscellaneous configurable options
199 */
200#define V_PROMPT "OMAP3_EVM # "
201
202#define CONFIG_SYS_LONGHELP /* undef to save memory */
203#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
204#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
205#define CONFIG_SYS_PROMPT V_PROMPT
206#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
207/* Print Buffer Size */
208#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
209 sizeof(CONFIG_SYS_PROMPT) + 16)
210#define CONFIG_SYS_MAXARGS 16 /* max number of command */
211 /* args */
212/* Boot Argument Buffer Size */
213#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
214/* memtest works on */
215#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
216#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
217 0x01F00000) /* 31MB */
218
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100219#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
220 /* address */
221
222/*
Manikandan Pillaid3a513c2009-04-21 17:29:05 +0200223 * OMAP3 has 12 GP timers, they can be driven by the system clock
224 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
225 * This rate is divided by a local divisor.
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100226 */
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100227#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
Manikandan Pillaid3a513c2009-04-21 17:29:05 +0200228#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
229#define CONFIG_SYS_HZ 1000
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100230
231/*-----------------------------------------------------------------------
232 * Stack sizes
233 *
234 * The stack sizes are set up in start.S using the settings below
235 */
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400236#define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100237#ifdef CONFIG_USE_IRQ
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400238#define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
239#define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100240#endif
241
242/*-----------------------------------------------------------------------
243 * Physical Memory Map
244 */
245#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
246#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400247#define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100248#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
249
250/* SDRAM Bank Allocation method */
251#define SDRC_R_B_C 1
252
253/*-----------------------------------------------------------------------
254 * FLASH and environment organization
255 */
256
257/* **** PISMO SUPPORT *** */
258
259/* Configure the PISMO */
260#define PISMO1_NAND_SIZE GPMC_SIZE_128M
261#define PISMO1_ONEN_SIZE GPMC_SIZE_128M
262
263#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
264 /* on one chip */
265#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400266#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100267
268#define CONFIG_SYS_FLASH_BASE boot_flash_base
269
270/* Monitor at start of flash */
271#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
272#define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
273
274#define CONFIG_ENV_IS_IN_ONENAND 1
275#define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
276#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
277
278#define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
279#define CONFIG_ENV_OFFSET boot_flash_off
280#define CONFIG_ENV_ADDR boot_flash_env_addr
281
282/*-----------------------------------------------------------------------
283 * CFI FLASH driver setup
284 */
285/* timeout values are in ticks */
286#define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
287#define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
288
289/* Flash banks JFFS2 should use */
290#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
291 CONFIG_SYS_MAX_NAND_DEVICE)
292#define CONFIG_SYS_JFFS2_MEM_NAND
293/* use flash_info[2] */
294#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
295#define CONFIG_SYS_JFFS2_NUM_BANKS 1
296
297#ifndef __ASSEMBLY__
Dirk Behme97a099e2009-08-08 09:30:21 +0200298extern struct gpmc *gpmc_cfg;
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100299extern unsigned int boot_flash_base;
300extern volatile unsigned int boot_flash_env_addr;
301extern unsigned int boot_flash_off;
302extern unsigned int boot_flash_sec;
303extern unsigned int boot_flash_type;
304#endif
305
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100306/*----------------------------------------------------------------------------
307 * SMSC9115 Ethernet from SMSC9118 family
308 *----------------------------------------------------------------------------
309 */
310#if defined(CONFIG_CMD_NET)
311
Ben Warren736fead2009-07-20 22:01:11 -0700312#define CONFIG_NET_MULTI
313#define CONFIG_SMC911X
314#define CONFIG_SMC911X_32_BIT
315#define CONFIG_SMC911X_BASE 0x2C000000
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100316
317#endif /* (CONFIG_CMD_NET) */
318
319/*
320 * BOOTP fields
321 */
322
323#define CONFIG_BOOTP_SUBNETMASK 0x00000001
324#define CONFIG_BOOTP_GATEWAY 0x00000002
325#define CONFIG_BOOTP_HOSTNAME 0x00000004
326#define CONFIG_BOOTP_BOOTPATH 0x00000010
327
328#endif /* __CONFIG_H */