blob: a5900f226c9e8a30e39a111e1f72e0a0b891c34b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05302/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Yangbo Lu34f39ce2021-06-03 10:51:19 +08004 * Copyright 2021 NXP
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05305 */
6
7#ifndef __LS1012AQDS_H__
8#define __LS1012AQDS_H__
9
10#include "ls1012a_common.h"
11
Shengzhou Liub9e745b2016-08-26 18:30:39 +080012/* DDR */
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053013#define CONFIG_DIMM_SLOTS_PER_CTLR 1
14#define CONFIG_CHIP_SELECTS_PER_CTRL 1
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053015#define CONFIG_SYS_SDRAM_SIZE 0x40000000
16
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053017/*
18 * QIXIS Definitions
19 */
20#define CONFIG_FSL_QIXIS
21
22#ifdef CONFIG_FSL_QIXIS
23#define CONFIG_QIXIS_I2C_ACCESS
24#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
25#define QIXIS_LBMAP_BRDCFG_REG 0x04
26#define QIXIS_LBMAP_SWITCH 6
Prabhakar Kushwaha3b4dbd32016-07-19 14:05:47 +053027#define QIXIS_LBMAP_MASK 0x08
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053028#define QIXIS_LBMAP_SHIFT 0
29#define QIXIS_LBMAP_DFLTBANK 0x00
30#define QIXIS_LBMAP_ALTBANK 0x08
Prabhakar Kushwaha3b4dbd32016-07-19 14:05:47 +053031#define QIXIS_RST_CTL_RESET 0x31
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053032#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
33#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
34#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
35#endif
36
37/*
38 * I2C bus multiplexer
39 */
40#define I2C_MUX_PCA_ADDR_PRI 0x77
41#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
42#define I2C_RETIMER_ADDR 0x18
43#define I2C_MUX_CH_DEFAULT 0x8
44#define I2C_MUX_CH_CH7301 0xC
45#define I2C_MUX_CH5 0xD
46#define I2C_MUX_CH7 0xF
47
48#define I2C_MUX_CH_VOL_MONITOR 0xa
49
50/*
51* RTC configuration
52*/
53#define RTC
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053054#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053055
56/* EEPROM */
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053057#define CONFIG_SYS_I2C_EEPROM_NXID
58#define CONFIG_SYS_EEPROM_BUS_NUM 0
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053059
60
61/* Voltage monitor on channel 2*/
62#define I2C_VOL_MONITOR_ADDR 0x40
63#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
64#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
65#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
66
67/* DSPI */
68#define CONFIG_FSL_DSPI1
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053069
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053070#define MMAP_DSPI DSPI1_BASE_ADDR
71
72#define CONFIG_SYS_DSPI_CTAR0 1
73
74#define CONFIG_SYS_DSPI_CTAR1 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
75 DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
76 DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \
77 DSPI_CTAR_DT(0))
78#define CONFIG_SPI_FLASH_SST /* cs1 */
79
80#define CONFIG_SYS_DSPI_CTAR2 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
81 DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
82 DSPI_CTAR_CSSCK(0) | DSPI_CTAR_ASC(0) | \
83 DSPI_CTAR_DT(0))
84#define CONFIG_SPI_FLASH_STMICRO /* cs2 */
85
86#define CONFIG_SYS_DSPI_CTAR3 (DSPI_CTAR_TRSZ(7) | DSPI_CTAR_PCSSCK_1CLK |\
87 DSPI_CTAR_PASC(0) | DSPI_CTAR_PDT(0) | \
88 DSPI_CTAR_CSSCK(2) | DSPI_CTAR_ASC(0) | \
89 DSPI_CTAR_DT(0))
90#define CONFIG_SPI_FLASH_EON /* cs3 */
91
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053092#define CONFIG_PCIE1 /* PCIE controller 1 */
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053093
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053094#define CONFIG_PCI_SCAN_SHOW
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +053095
Biwen Lifc9a3d12020-10-26 16:52:36 +080096#undef CONFIG_EXTRA_ENV_SETTINGS
97#define CONFIG_EXTRA_ENV_SETTINGS \
98 "verify=no\0" \
99 "fdt_addr=0x00f00000\0" \
100 "kernel_addr=0x01000000\0" \
101 "kernelheader_addr=0x600000\0" \
102 "scriptaddr=0x80000000\0" \
103 "scripthdraddr=0x80080000\0" \
104 "fdtheader_addr_r=0x80100000\0" \
105 "kernelheader_addr_r=0x80200000\0" \
106 "kernel_addr_r=0x96000000\0" \
107 "fdt_addr_r=0x90000000\0" \
108 "load_addr=0xa0000000\0" \
109 "kernel_size=0x2800000\0" \
110 "kernelheader_size=0x40000\0" \
111 "console=ttyS0,115200\0" \
112 BOOTENV \
113 "boot_scripts=ls1012aqds_boot.scr\0" \
114 "boot_script_hdr=hdr_ls1012aqds_bs.out\0" \
115 "scan_dev_for_boot_part=" \
116 "part list ${devtype} ${devnum} devplist; " \
117 "env exists devplist || setenv devplist 1; " \
118 "for distro_bootpart in ${devplist}; do " \
119 "if fstype ${devtype} " \
120 "${devnum}:${distro_bootpart} " \
121 "bootfstype; then " \
122 "run scan_dev_for_boot; " \
123 "fi; " \
124 "done\0" \
Biwen Lifc9a3d12020-10-26 16:52:36 +0800125 "boot_a_script=" \
126 "load ${devtype} ${devnum}:${distro_bootpart} " \
127 "${scriptaddr} ${prefix}${script}; " \
128 "env exists secureboot && load ${devtype} " \
129 "${devnum}:${distro_bootpart} " \
130 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
131 "env exists secureboot " \
132 "&& esbc_validate ${scripthdraddr};" \
133 "source ${scriptaddr}\0" \
Mian Yousaf Kaukab864c3db2021-04-14 12:33:58 +0200134 "qspi_bootcmd=echo Trying load from qspi..;" \
Biwen Lifc9a3d12020-10-26 16:52:36 +0800135 "sf probe 0:0 && sf read $load_addr " \
136 "$kernel_addr $kernel_size; env exists secureboot " \
137 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
138 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
139 "bootm $load_addr#$board\0"
140
141#undef CONFIG_BOOTCOMMAND
142#ifdef CONFIG_TFABOOT
143#undef QSPI_NOR_BOOTCOMMAND
Mian Yousaf Kaukab864c3db2021-04-14 12:33:58 +0200144#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "\
Biwen Lifc9a3d12020-10-26 16:52:36 +0800145 "env exists secureboot && esbc_halt;"
146#else
Mian Yousaf Kaukab864c3db2021-04-14 12:33:58 +0200147#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "\
Biwen Lifc9a3d12020-10-26 16:52:36 +0800148 "env exists secureboot && esbc_halt;"
149#endif
150
Rajesh Bhagate5141cb2018-11-05 18:02:59 +0000151#include <asm/fsl_secure_boot.h>
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +0530152#endif /* __LS1012AQDS_H__ */