blob: fb4695c1abf504853268eaa5e46969bf39a7450e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stelian Popd99a8ff2008-05-08 20:52:22 +02002/*
3 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Stelian Popd99a8ff2008-05-08 20:52:22 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 *
7 * Configuation settings for the AT91SAM9261EK board.
Stelian Popd99a8ff2008-05-08 20:52:22 +02008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/* ARM asynchronous clock */
Xu, Hongf7aea462011-07-31 22:49:00 +000014#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
Achim Ehrlich7c966a82010-02-24 10:29:16 +010015#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432 MHz crystal */
Stelian Popd99a8ff2008-05-08 20:52:22 +020016
Xu, Hongf7aea462011-07-31 22:49:00 +000017#ifdef CONFIG_AT91SAM9G10
18#define CONFIG_AT91SAM9G10EK /* It's an Atmel AT91SAM9G10 EK*/
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +020019#else
Xu, Hongf7aea462011-07-31 22:49:00 +000020#define CONFIG_AT91SAM9261EK /* It's an Atmel AT91SAM9261 EK*/
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +020021#endif
Xu, Hongf7aea462011-07-31 22:49:00 +000022
23#include <asm/hardware.h>
24
Xu, Hongf7aea462011-07-31 22:49:00 +000025#define CONFIG_ATMEL_LEGACY
Xu, Hongf7aea462011-07-31 22:49:00 +000026
Stelian Popd99a8ff2008-05-08 20:52:22 +020027/*
28 * Hardware drivers
29 */
Xu, Hongf7aea462011-07-31 22:49:00 +000030
Stelian Pop820f2a92008-05-08 14:52:30 +020031/* LCD */
Stelian Pop820f2a92008-05-08 14:52:30 +020032#define LCD_BPP LCD_COLOR8
Xu, Hongf7aea462011-07-31 22:49:00 +000033#define CONFIG_LCD_LOGO
Stelian Pop820f2a92008-05-08 14:52:30 +020034#undef LCD_TEST_PATTERN
Xu, Hongf7aea462011-07-31 22:49:00 +000035#define CONFIG_LCD_INFO
36#define CONFIG_LCD_INFO_BELOW_LOGO
Xu, Hongf7aea462011-07-31 22:49:00 +000037#define CONFIG_ATMEL_LCD
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +020038#ifdef CONFIG_AT91SAM9261EK
Xu, Hongf7aea462011-07-31 22:49:00 +000039#define CONFIG_ATMEL_LCD_BGR555
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +020040#endif
Xu, Hongf7aea462011-07-31 22:49:00 +000041
Stelian Popd99a8ff2008-05-08 20:52:22 +020042/*
43 * BOOTP options
44 */
Xu, Hongf7aea462011-07-31 22:49:00 +000045#define CONFIG_BOOTP_BOOTFILESIZE
Stelian Popd99a8ff2008-05-08 20:52:22 +020046
Stelian Popd99a8ff2008-05-08 20:52:22 +020047/* SDRAM */
Xu, Hongf7aea462011-07-31 22:49:00 +000048#define CONFIG_SYS_SDRAM_BASE 0x20000000
49#define CONFIG_SYS_SDRAM_SIZE 0x04000000
50#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou.Yang@microchip.com324873e2017-07-21 13:28:40 +080051 (ATMEL_BASE_SRAM + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Stelian Popd99a8ff2008-05-08 20:52:22 +020052
53/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +010054#ifdef CONFIG_CMD_NAND
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_MAX_NAND_DEVICE 1
56#define CONFIG_SYS_NAND_BASE 0x40000000
Xu, Hongf7aea462011-07-31 22:49:00 +000057#define CONFIG_SYS_NAND_DBW_8
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +010058/* our ALE is AD22 */
59#define CONFIG_SYS_NAND_MASK_ALE (1 << 22)
60/* our CLE is AD21 */
61#define CONFIG_SYS_NAND_MASK_CLE (1 << 21)
62#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
63#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC15
Wolfgang Denk2eb99ca2009-07-18 21:52:24 +020064
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +010065#endif
Stelian Popd99a8ff2008-05-08 20:52:22 +020066
Stelian Popd99a8ff2008-05-08 20:52:22 +020067/* Ethernet */
Xu, Hongf7aea462011-07-31 22:49:00 +000068#define CONFIG_DRIVER_DM9000
Stelian Popd99a8ff2008-05-08 20:52:22 +020069#define CONFIG_DM9000_BASE 0x30000000
70#define DM9000_IO CONFIG_DM9000_BASE
71#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
Xu, Hongf7aea462011-07-31 22:49:00 +000072#define CONFIG_DM9000_USE_16BIT
73#define CONFIG_DM9000_NO_SROM
Stelian Popd99a8ff2008-05-08 20:52:22 +020074#define CONFIG_NET_RETRY_COUNT 20
Xu, Hongf7aea462011-07-31 22:49:00 +000075#define CONFIG_RESET_PHY_R
Stelian Popd99a8ff2008-05-08 20:52:22 +020076
77/* USB */
Jean-Christophe PLAGNIOL-VILLARD2b7178a2009-03-27 23:26:44 +010078#define CONFIG_USB_ATMEL
Bo Shendcd2f1a2013-10-21 16:14:00 +080079#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Xu, Hongf7aea462011-07-31 22:49:00 +000080#define CONFIG_USB_OHCI_NEW
Xu, Hongf7aea462011-07-31 22:49:00 +000081#define CONFIG_SYS_USB_OHCI_CPU_INIT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000 /* AT91SAM9261_UHP_BASE */
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +020083#ifdef CONFIG_AT91SAM9G10EK
84#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9g10"
85#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261"
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +020087#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Stelian Popd99a8ff2008-05-08 20:52:22 +020089
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#ifdef CONFIG_SYS_USE_DATAFLASH_CS0
Stelian Popd99a8ff2008-05-08 20:52:22 +020091
92/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Wenyou.Yang@microchip.com324873e2017-07-21 13:28:40 +080093#define CONFIG_BOOTCOMMAND "sf probe 0; " \
94 "sf read 0x22000000 0x84000 0x294000; " \
95 "bootm 0x22000000"
Stelian Popd99a8ff2008-05-08 20:52:22 +020096
Nicolas Ferre89a7a872008-12-06 13:11:14 +010097#elif CONFIG_SYS_USE_DATAFLASH_CS3
98
99/* bootstrap + u-boot + env + linux in dataflash on CS3 */
Wenyou.Yang@microchip.com324873e2017-07-21 13:28:40 +0800100#define CONFIG_BOOTCOMMAND "sf probe 0:3; " \
101 "sf read 0x22000000 0x84000 0x294000; " \
102 "bootm 0x22000000"
Nicolas Ferre89a7a872008-12-06 13:11:14 +0100103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#else /* CONFIG_SYS_USE_NANDFLASH */
Stelian Popd99a8ff2008-05-08 20:52:22 +0200105
106/* bootstrap + u-boot + env + linux in nandflash */
Bo Shen0c58cfa2013-02-20 00:16:25 +0000107#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
Stelian Popd99a8ff2008-05-08 20:52:22 +0200108#endif
109
Stelian Popd99a8ff2008-05-08 20:52:22 +0200110#endif