blob: fabbaf084d5d4f31f9f4ddcef3f09ef7e0605ba9 [file] [log] [blame]
TsiChung Liew8e585f02007-06-18 13:50:13 -05001/*
2 * Configuation settings for the Freescale MCF5329 FireEngine board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liew8e585f02007-06-18 13:50:13 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5329EVB_H
15#define _M5329EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChung Liew8e585f02007-06-18 13:50:13 -050021
TsiChungLiew9998bd32007-08-05 03:19:10 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew8e585f02007-06-18 13:50:13 -050024#define CONFIG_BAUDRATE 115200
TsiChung Liew8e585f02007-06-18 13:50:13 -050025
26#undef CONFIG_WATCHDOG
27#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
28
TsiChungLiewab77bc52007-08-15 15:39:17 -050029/* Command line configuration */
TsiChungLiewab77bc52007-08-15 15:39:17 -050030#define CONFIG_CMD_DATE
TsiChungLiewab77bc52007-08-15 15:39:17 -050031#define CONFIG_CMD_REGINFO
TsiChung0dca8742007-07-10 15:45:43 -050032
stany MARCEL96d94382011-10-19 00:17:13 +080033#ifdef CONFIG_NANDFLASH_SIZE
TsiChungLiewab77bc52007-08-15 15:39:17 -050034# define CONFIG_CMD_NAND
TsiChungLiew1a33ce62007-08-05 04:31:18 -050035#endif
36
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037#define CONFIG_SYS_UNIFY_CACHE
TsiChung Liew8e585f02007-06-18 13:50:13 -050038
39#define CONFIG_MCFFEC
40#ifdef CONFIG_MCFFEC
TsiChung Liew8e585f02007-06-18 13:50:13 -050041# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050042# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043# define CONFIG_SYS_DISCOVER_PHY
44# define CONFIG_SYS_RX_ETH_BUFFER 8
45# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew8e585f02007-06-18 13:50:13 -050046
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047# define CONFIG_SYS_FEC0_PINMUX 0
48# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020049# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
51# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew8e585f02007-06-18 13:50:13 -050052# define FECDUPLEX FULL
53# define FECSPEED _100BASET
54# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
56# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew8e585f02007-06-18 13:50:13 -050057# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew8e585f02007-06-18 13:50:13 -050059#endif
60
TsiChung Liew8e585f02007-06-18 13:50:13 -050061#define CONFIG_MCFRTC
TsiChungLiew48dbfea2007-07-05 22:39:07 -050062#undef RTC_DEBUG
TsiChung Liew8e585f02007-06-18 13:50:13 -050063
64/* Timer */
65#define CONFIG_MCFTMR
TsiChung Liew8e585f02007-06-18 13:50:13 -050066#undef CONFIG_MCFPIT
TsiChung Liew8e585f02007-06-18 13:50:13 -050067
TsiChungLieweaf9e442007-08-05 04:11:20 -050068/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020069#define CONFIG_SYS_I2C
70#define CONFIG_SYS_I2C_FSL
71#define CONFIG_SYS_FSL_I2C_SPEED 80000
72#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
73#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLieweaf9e442007-08-05 04:11:20 -050075
TsiChungLiewab77bc52007-08-15 15:39:17 -050076#define CONFIG_UDP_CHECKSUM
77
TsiChung Liew8e585f02007-06-18 13:50:13 -050078#ifdef CONFIG_MCFFEC
TsiChungLieweaf9e442007-08-05 04:11:20 -050079# define CONFIG_IPADDR 192.162.1.2
80# define CONFIG_NETMASK 255.255.255.0
81# define CONFIG_SERVERIP 192.162.1.1
TsiChung Liew8e585f02007-06-18 13:50:13 -050082# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liew8e585f02007-06-18 13:50:13 -050083#endif /* FEC_ENET */
84
85#define CONFIG_HOSTNAME M5329EVB
86#define CONFIG_EXTRA_ENV_SETTINGS \
87 "netdev=eth0\0" \
88 "loadaddr=40010000\0" \
89 "u-boot=u-boot.bin\0" \
90 "load=tftp ${loadaddr) ${u-boot}\0" \
91 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080092 "prog=prot off 0 3ffff;" \
93 "era 0 3ffff;" \
TsiChung Liew8e585f02007-06-18 13:50:13 -050094 "cp.b ${loadaddr} 0 ${filesize};" \
95 "save\0" \
96 ""
97
TsiChungLieweaf9e442007-08-05 04:11:20 -050098#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500100
TsiChungLiewab77bc52007-08-15 15:39:17 -0500101#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500103#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500105#endif
106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
108#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
109#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
110#define CONFIG_SYS_LOAD_ADDR 0x40010000
TsiChung Liew8e585f02007-06-18 13:50:13 -0500111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_CLK 80000000
113#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChung Liew8e585f02007-06-18 13:50:13 -0500114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew8e585f02007-06-18 13:50:13 -0500116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiew1a33ce62007-08-05 04:31:18 -0500118
TsiChung Liew8e585f02007-06-18 13:50:13 -0500119/*
120 * Low Level Configuration Settings
121 * (address mappings, register initial values, etc.)
122 * You should know what you are doing if you make changes here.
123 */
124/*-----------------------------------------------------------------------
125 * Definitions for initial stack pointer and data area (in DPRAM)
126 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200128#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200130#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liew8e585f02007-06-18 13:50:13 -0500132
133/*-----------------------------------------------------------------------
134 * Start addresses for the final memory configuration
135 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew8e585f02007-06-18 13:50:13 -0500137 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_SDRAM_BASE 0x40000000
139#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
140#define CONFIG_SYS_SDRAM_CFG1 0x53722730
141#define CONFIG_SYS_SDRAM_CFG2 0x56670000
142#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
143#define CONFIG_SYS_SDRAM_EMOD 0x40010000
144#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChung Liew8e585f02007-06-18 13:50:13 -0500145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
147#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew8e585f02007-06-18 13:50:13 -0500148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
150#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
153#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500154
155/*
156 * For booting Linux, the board info and command line data
157 * have to be in the first 8 MB of memory, since this is
158 * the maximum mapped by the Linux kernel during initialization ??
159 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000161#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liew8e585f02007-06-18 13:50:13 -0500162
163/*-----------------------------------------------------------------------
164 * FLASH organization
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_FLASH_CFI
167#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200168# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
170# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
171# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
172# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
173# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
TsiChung Liew8e585f02007-06-18 13:50:13 -0500174#endif
175
stany MARCEL96d94382011-10-19 00:17:13 +0800176#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177# define CONFIG_SYS_MAX_NAND_DEVICE 1
178# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
179# define CONFIG_SYS_NAND_SIZE 1
180# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiewab77bc52007-08-15 15:39:17 -0500181# define NAND_ALLOW_ERASE_ALL 1
182# define CONFIG_JFFS2_NAND 1
183# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiewab77bc52007-08-15 15:39:17 -0500185# define CONFIG_JFFS2_PART_OFFSET 0x00000000
TsiChungLiew1a33ce62007-08-05 04:31:18 -0500186#endif
187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew8e585f02007-06-18 13:50:13 -0500189
190/* Configuration for environment
191 * Environment is embedded in u-boot in the second sector of the flash
192 */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200193#define CONFIG_ENV_OFFSET 0x4000
194#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200195#define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew8e585f02007-06-18 13:50:13 -0500196
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200197#define LDS_BOARD_TEXT \
198 . = DEFINED(env_offset) ? env_offset : .; \
199 common/env_embedded.o (.text*);
200
TsiChung Liew8e585f02007-06-18 13:50:13 -0500201/*-----------------------------------------------------------------------
202 * Cache Configuration
203 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew8e585f02007-06-18 13:50:13 -0500205
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600206#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200207 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600208#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200209 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600210#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
211#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
212 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
213 CF_ACR_EN | CF_ACR_SM_ALL)
214#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
215 CF_CACR_DCM_P)
216
TsiChung Liew8e585f02007-06-18 13:50:13 -0500217/*-----------------------------------------------------------------------
218 * Chipselect bank definitions
219 */
220/*
221 * CS0 - NOR Flash 1, 2, 4, or 8MB
222 * CS1 - CompactFlash and registers
223 * CS2 - NAND Flash 16, 32, or 64MB
224 * CS3 - Available
225 * CS4 - Available
226 * CS5 - Available
227 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_CS0_BASE 0
229#define CONFIG_SYS_CS0_MASK 0x007f0001
230#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChung Liew8e585f02007-06-18 13:50:13 -0500231
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_CS1_BASE 0x10000000
233#define CONFIG_SYS_CS1_MASK 0x001f0001
234#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChung Liew8e585f02007-06-18 13:50:13 -0500235
stany MARCEL96d94382011-10-19 00:17:13 +0800236#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_CS2_BASE 0x20000000
stany MARCEL96d94382011-10-19 00:17:13 +0800238#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChung Liew8e585f02007-06-18 13:50:13 -0500240#endif
241
TsiChung Liew8e585f02007-06-18 13:50:13 -0500242#endif /* _M5329EVB_H */