blob: 5e71d743590e68c550166f71677d97c8029331a0 [file] [log] [blame]
wdenk7abf0c52004-04-18 21:45:42 +00001/*
2 * (C) Copyright 2003 Embedded Edge, LLC
3 * Dan Malek <dan@embeddededge.com>
4 * Copied from ADS85xx.
5 * Updates for Silicon Tx GP3 8560 board.
6 *
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/* mpc8560ads board configuration file */
30/* please refer to doc/README.mpc85xx for more info */
31/* make sure you change the MAC address and other network params first,
32 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/* High Level Configuration Options */
39#define CONFIG_BOOKE 1 /* BOOKE */
40#define CONFIG_E500 1 /* BOOKE e500 family */
41#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050042#define CONFIG_CPM2 1 /* has CPM2 */
wdenk7abf0c52004-04-18 21:45:42 +000043#define CONFIG_STXGP3 1 /* Silicon Tx GPPP board specific*/
Kumar Galaf0600542008-06-11 00:44:10 -050044#define CONFIG_MPC8560 1
wdenk7abf0c52004-04-18 21:45:42 +000045
Wolfgang Denk2ae18242010-10-06 09:05:45 +020046#define CONFIG_SYS_TEXT_BASE 0xfff80000
47
Wolfgang Denk53677ef2008-05-20 16:00:29 +020048#undef CONFIG_PCI /* pci ethernet support */
49#define CONFIG_TSEC_ENET /* tsec ethernet support*/
wdenk7abf0c52004-04-18 21:45:42 +000050#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
51#define CONFIG_ENV_OVERWRITE
wdenk7abf0c52004-04-18 21:45:42 +000052
Kumar Gala572b13a2008-01-16 09:11:53 -060053#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenk9aea9532004-08-01 23:02:45 +000054
55/* sysclk for MPC85xx
wdenk7abf0c52004-04-18 21:45:42 +000056 */
wdenk7abf0c52004-04-18 21:45:42 +000057
58#define CONFIG_SYS_CLK_FREQ 33333333 /* most pci cards are 33Mhz */
59
60/* Blinkin' LEDs for Robert :-)
61*/
62#define CONFIG_SHOW_ACTIVITY 1
63
wdenk9aea9532004-08-01 23:02:45 +000064/*
65 * These can be toggled for performance analysis, otherwise use default.
66 */
wdenk7abf0c52004-04-18 21:45:42 +000067#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk9aea9532004-08-01 23:02:45 +000068#define CONFIG_BTB /* toggle branch predition */
wdenk7abf0c52004-04-18 21:45:42 +000069
wdenk9aea9532004-08-01 23:02:45 +000070#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
Peter Tyser004eca02009-09-16 22:03:08 -050071#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
wdenk7abf0c52004-04-18 21:45:42 +000072
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
74#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
75#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk7abf0c52004-04-18 21:45:42 +000076
wdenk7abf0c52004-04-18 21:45:42 +000077
78/* Localbus SDRAM is an option, not all boards have it.
wdenk9aea9532004-08-01 23:02:45 +000079 * This address, however, is used to configure a 256M local bus
80 * window that includes the Config latch below.
81 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
83#define CONFIG_SYS_LBC_SDRAM_SIZE 256 /* LBC SDRAM is 64MB */
wdenk7abf0c52004-04-18 21:45:42 +000084
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
86#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk7abf0c52004-04-18 21:45:42 +000087
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_OR0_PRELIM 0xff000ff7 /* 16 MB Flash */
89#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
90#define CONFIG_SYS_MAX_FLASH_SECT 136 /* sectors per device */
91#undef CONFIG_SYS_FLASH_CHECKSUM
92#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Timeout for Flash Erase (in ms) */
93#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk7abf0c52004-04-18 21:45:42 +000094
95/* The configuration latch is Chip Select 1.
wdenk9aea9532004-08-01 23:02:45 +000096 * It's an 8-bit latch in the lower 8 bits of the word.
wdenk7abf0c52004-04-18 21:45:42 +000097 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_BR1_PRELIM 0xfc001801 /* 32-bit port */
99#define CONFIG_SYS_OR1_PRELIM 0xffff0ff7 /* 64K is enough */
100#define CONFIG_SYS_LBC_LCLDEVS_BASE 0xfc000000 /* Base of localbus devices */
wdenk7abf0c52004-04-18 21:45:42 +0000101
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200102#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk7abf0c52004-04-18 21:45:42 +0000103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
105#define CONFIG_SYS_RAMBOOT
wdenk7abf0c52004-04-18 21:45:42 +0000106#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#undef CONFIG_SYS_RAMBOOT
wdenk7abf0c52004-04-18 21:45:42 +0000108#endif
109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#ifdef CONFIG_SYS_RAMBOOT
111#define CONFIG_SYS_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
wdenk7abf0c52004-04-18 21:45:42 +0000112#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
wdenk7abf0c52004-04-18 21:45:42 +0000114#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_CCSRBAR 0xfdf00000 /* relocated CCSRBAR */
116#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
117#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
wdenk7abf0c52004-04-18 21:45:42 +0000118
Kumar Galac360d9b2008-08-27 01:03:42 -0500119/* DDR Setup */
120#define CONFIG_FSL_DDR1
121#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
122#define CONFIG_DDR_SPD
123#undef CONFIG_FSL_DDR_INTERACTIVE
wdenk7abf0c52004-04-18 21:45:42 +0000124
Kumar Galac360d9b2008-08-27 01:03:42 -0500125#undef CONFIG_DDR_ECC /* only for ECC DDR module */
126#define CONFIG_DDR_DLL /* possible DLL fix needed */
127#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
wdenk7abf0c52004-04-18 21:45:42 +0000128
Kumar Galac360d9b2008-08-27 01:03:42 -0500129#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
132#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +0000133
Kumar Galac360d9b2008-08-27 01:03:42 -0500134#define CONFIG_NUM_DDR_CONTROLLERS 1
135#define CONFIG_DIMM_SLOTS_PER_CTLR 1
136#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
137
138/* I2C addresses of SPD EEPROMs */
139#define SPD_EEPROM_ADDRESS 0x54 /* CTLR 0 DIMM 0 */
wdenk7abf0c52004-04-18 21:45:42 +0000140
141#undef CONFIG_CLOCKS_IN_MHZ
142
143/* local bus definitions */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
145#define CONFIG_SYS_OR2_PRELIM 0xfc006901
146#define CONFIG_SYS_LBC_LCRR 0x00030004 /* local bus freq */
147#define CONFIG_SYS_LBC_LBCR 0x00000000
148#define CONFIG_SYS_LBC_LSRT 0x20000000
149#define CONFIG_SYS_LBC_MRTPR 0x20000000
150#define CONFIG_SYS_LBC_LSDMR_1 0x2861b723
151#define CONFIG_SYS_LBC_LSDMR_2 0x0861b723
152#define CONFIG_SYS_LBC_LSDMR_3 0x0861b723
153#define CONFIG_SYS_LBC_LSDMR_4 0x1861b723
154#define CONFIG_SYS_LBC_LSDMR_5 0x4061b723
wdenk7abf0c52004-04-18 21:45:42 +0000155
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_INIT_RAM_LOCK 1
157#define CONFIG_SYS_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
158#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
wdenk7abf0c52004-04-18 21:45:42 +0000159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
161#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
162#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk7abf0c52004-04-18 21:45:42 +0000163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
165#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk7abf0c52004-04-18 21:45:42 +0000166
167/* Serial Port */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200168#define CONFIG_CONS_ON_SCC /* define if console on SCC */
169#undef CONFIG_CONS_NONE /* define if console on something else */
170#define CONFIG_CONS_INDEX 2 /* which serial channel for console */
wdenk7abf0c52004-04-18 21:45:42 +0000171
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200172#define CONFIG_BAUDRATE 38400
wdenk7abf0c52004-04-18 21:45:42 +0000173
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk7abf0c52004-04-18 21:45:42 +0000175 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
176
177/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_HUSH_PARSER
179#ifdef CONFIG_SYS_HUSH_PARSER
180#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenk7abf0c52004-04-18 21:45:42 +0000181#endif
182
Jon Loeliger20476722006-10-20 15:50:15 -0500183/*
184 * I2C
185 */
186#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
187#define CONFIG_HARD_I2C /* I2C with hardware support*/
wdenk7abf0c52004-04-18 21:45:42 +0000188#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
190#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk7abf0c52004-04-18 21:45:42 +0000191#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_I2C_NOPROBES {0x00} /* Don't probe these addrs */
wdenk7abf0c52004-04-18 21:45:42 +0000193#else
194/* I did the 'if 0' so we could keep the syntax above if ever needed. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#undef CONFIG_SYS_I2C_NOPROBES
wdenk7abf0c52004-04-18 21:45:42 +0000196#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_I2C_OFFSET 0x3000
wdenk7abf0c52004-04-18 21:45:42 +0000198
wdenk9aea9532004-08-01 23:02:45 +0000199/* RapdIO Map configuration, mapped 1:1.
200*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_RIO_MEM_BASE 0xc0000000
202#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
203#define CONFIG_SYS_RIO_MEM_SIZE 0x200000000 /* 512 M */
wdenk9aea9532004-08-01 23:02:45 +0000204
205/* Standard 8560 PCI addressing, mapped 1:1.
206*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
208#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
209#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
210#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
211#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
212#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16 M */
wdenk7abf0c52004-04-18 21:45:42 +0000213
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200214#if defined(CONFIG_PCI) /* PCI Ethernet card */
wdenk9aea9532004-08-01 23:02:45 +0000215
wdenk7abf0c52004-04-18 21:45:42 +0000216#define CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200217#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk9aea9532004-08-01 23:02:45 +0000218
219#undef CONFIG_EEPRO100
220#undef CONFIG_TULIP
221
222#if !defined(CONFIG_PCI_PNP)
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200223 #define PCI_ENET0_IOADDR 0xe0000000
wdenk7abf0c52004-04-18 21:45:42 +0000224 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200225 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk7abf0c52004-04-18 21:45:42 +0000226#endif
wdenk9aea9532004-08-01 23:02:45 +0000227
228#undef CONFIG_PCI_SCAN_SHOW
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk9aea9532004-08-01 23:02:45 +0000230
231#endif /* CONFIG_PCI */
232
233#if defined(CONFIG_TSEC_ENET)
234
235#ifndef CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200236#define CONFIG_NET_MULTI 1
wdenk9aea9532004-08-01 23:02:45 +0000237#endif
238
wdenk7abf0c52004-04-18 21:45:42 +0000239#define CONFIG_MII 1 /* MII PHY management */
wdenk9aea9532004-08-01 23:02:45 +0000240
Kim Phillips255a35772007-05-16 16:52:19 -0500241#define CONFIG_TSEC1 1
242#define CONFIG_TSEC1_NAME "TSEC0"
243#define CONFIG_TSEC2 1
244#define CONFIG_TSEC2_NAME "TSEC1"
wdenk9aea9532004-08-01 23:02:45 +0000245
246#define TSEC1_PHY_ADDR 2
247#define TSEC2_PHY_ADDR 4
248#define TSEC1_PHYIDX 0
249#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500250#define TSEC1_FLAGS TSEC_GIGABIT
251#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500252#define CONFIG_ETHPRIME "TSEC0"
wdenk9aea9532004-08-01 23:02:45 +0000253
wdenk7abf0c52004-04-18 21:45:42 +0000254#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
wdenk9aea9532004-08-01 23:02:45 +0000255
wdenk7abf0c52004-04-18 21:45:42 +0000256#define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
257#undef CONFIG_ETHER_NONE /* define if ether on something else */
258#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
wdenk9aea9532004-08-01 23:02:45 +0000259
260#if (CONFIG_ETHER_INDEX == 2)
wdenk7abf0c52004-04-18 21:45:42 +0000261 /*
262 * - Rx-CLK is CLK13
263 * - Tx-CLK is CLK14
264 * - Select bus for bd/buffers
265 * - Full duplex
266 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267 #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
268 #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
269 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
wdenk7abf0c52004-04-18 21:45:42 +0000270#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
wdenk7abf0c52004-04-18 21:45:42 +0000272#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273 #define CONFIG_SYS_FCC_PSMR 0
wdenk7abf0c52004-04-18 21:45:42 +0000274#endif
275 #define FETH2_RST 0x01
wdenk9aea9532004-08-01 23:02:45 +0000276#elif (CONFIG_ETHER_INDEX == 3)
wdenk7abf0c52004-04-18 21:45:42 +0000277 /* need more definitions here for FE3 */
278 #define FETH3_RST 0x80
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200279#endif /* CONFIG_ETHER_INDEX */
wdenk9aea9532004-08-01 23:02:45 +0000280
281/* MDIO is done through the TSEC0 control.
282*/
wdenk7abf0c52004-04-18 21:45:42 +0000283#define CONFIG_MII /* MII PHY management */
284#undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
wdenk7abf0c52004-04-18 21:45:42 +0000285
wdenk7abf0c52004-04-18 21:45:42 +0000286#endif
287
288/* Environment */
289/* We use the top boot sector flash, so we have some 16K sectors for env
wdenk7abf0c52004-04-18 21:45:42 +0000290 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200292 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200294 #define CONFIG_ENV_SECT_SIZE 0x4000 /* 16K (one top sector) for env */
295 #define CONFIG_ENV_SIZE 0x2000
wdenk7abf0c52004-04-18 21:45:42 +0000296#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200298 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200300 #define CONFIG_ENV_SIZE 0x2000
wdenk7abf0c52004-04-18 21:45:42 +0000301#endif
302
303#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,38400"
wdenk9aea9532004-08-01 23:02:45 +0000304#define CONFIG_BOOTCOMMAND "bootm 0xff000000 0xff100000"
wdenk7abf0c52004-04-18 21:45:42 +0000305#define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
306
307#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk7abf0c52004-04-18 21:45:42 +0000309
Jon Loeliger2835e512007-06-13 13:22:08 -0500310/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500311 * BOOTP options
312 */
313#define CONFIG_BOOTP_BOOTFILESIZE
314#define CONFIG_BOOTP_BOOTPATH
315#define CONFIG_BOOTP_GATEWAY
316#define CONFIG_BOOTP_HOSTNAME
317
318
319/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500320 * Command line configuration.
321 */
322#include <config_cmd_default.h>
323
324#define CONFIG_CMD_PING
325#define CONFIG_CMD_I2C
Becky Bruce199e2622010-06-17 11:37:25 -0500326#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500327
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500329 #undef CONFIG_CMD_SAVEENV
Jon Loeliger2835e512007-06-13 13:22:08 -0500330 #undef CONFIG_CMD_LOADS
wdenk7abf0c52004-04-18 21:45:42 +0000331#else
Jon Loeliger2835e512007-06-13 13:22:08 -0500332 #define CONFIG_CMD_ELF
wdenk7abf0c52004-04-18 21:45:42 +0000333#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500334
335#if defined(CONFIG_PCI)
336 #define CONFIG_CMD_PCI
337#endif
338
339#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
340 #define CONFIG_CMD_MII
341#endif
342
wdenk7abf0c52004-04-18 21:45:42 +0000343
344#undef CONFIG_WATCHDOG /* watchdog disabled */
345
346/*
347 * Miscellaneous configurable options
348 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_LONGHELP /* undef to save memory */
350#define CONFIG_SYS_PROMPT "GPPP=> " /* Monitor Command Prompt */
Jon Loeliger2835e512007-06-13 13:22:08 -0500351#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk7abf0c52004-04-18 21:45:42 +0000353#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk7abf0c52004-04-18 21:45:42 +0000355#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
357#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
358#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
359#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
360#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk7abf0c52004-04-18 21:45:42 +0000361
362/*
363 * For booting Linux, the board info and command line data
364 * have to be in the first 8 MB of memory, since this is
365 * the maximum mapped by the Linux kernel during initialization.
366 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk7abf0c52004-04-18 21:45:42 +0000368
wdenk7abf0c52004-04-18 21:45:42 +0000369/*
370 * Internal Definitions
371 *
372 * Boot Flags
373 */
374#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
375#define BOOTFLAG_WARM 0x02 /* Software reboot */
376
Jon Loeliger2835e512007-06-13 13:22:08 -0500377#if defined(CONFIG_CMD_KGDB)
wdenk7abf0c52004-04-18 21:45:42 +0000378#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
379#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
380#endif
381
382/*Note: change below for your network setting!!! */
383#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming10327dc2007-08-16 16:35:02 -0500384#define CONFIG_HAS_ETH0
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200385#define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
wdenke2ffd592004-12-31 09:32:47 +0000386#define CONFIG_HAS_ETH1
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200387#define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
wdenke2ffd592004-12-31 09:32:47 +0000388#define CONFIG_HAS_ETH2
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200389#define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
wdenk7abf0c52004-04-18 21:45:42 +0000390#endif
391
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200392#define CONFIG_SERVERIP 192.168.85.1
393#define CONFIG_IPADDR 192.168.85.60
wdenk7abf0c52004-04-18 21:45:42 +0000394#define CONFIG_GATEWAYIP 192.168.85.1
395#define CONFIG_NETMASK 255.255.255.0
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200396#define CONFIG_HOSTNAME STX_GP3
397#define CONFIG_ROOTPATH /gppproot
398#define CONFIG_BOOTFILE uImage
wdenk9aea9532004-08-01 23:02:45 +0000399#define CONFIG_LOADADDR 0x1000000
wdenk7abf0c52004-04-18 21:45:42 +0000400
401#endif /* __CONFIG_H */