blob: 91163680e8509628b36e89c59015ae77f727344c [file] [log] [blame]
Heiko Schocher5fb2b232008-01-11 15:15:15 +01001/*
2 * (C) Copyright 2007
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26/*
27 * High Level Configuration Options
28 * (easy to change)
29 */
30#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
31#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
32#define CONFIG_MPC5200_DDR 1 /* (with DDR-SDRAM) */
33#define CONFIG_MUNICES 1 /* ... on MUNICes board */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020034
35#ifndef CONFIG_SYS_TEXT_BASE
36#define CONFIG_SYS_TEXT_BASE 0xFFF00000
37#endif
38
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_MPC5XXX_CLKIN 33333333 /* ... running at 33.333333MHz */
Heiko Schocher5fb2b232008-01-11 15:15:15 +010040#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
41#define BOOTFLAG_WARM 0x02 /* Software reboot */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Becky Bruce31d82672008-05-08 19:02:12 -050043#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Heiko Schocher5fb2b232008-01-11 15:15:15 +010044
45/*
46 * Command line configuration.
47 */
48#include <config_cmd_default.h>
49
50#define CONFIG_CMD_ASKENV
51#define CONFIG_CMD_ELF
52#define CONFIG_CMD_IMMAP
53#define CONFIG_CMD_NET
54#define CONFIG_CMD_PING
55#define CONFIG_CMD_REGINFO
56
Jean-Christophe PLAGNIOL-VILLARD1b769882008-01-25 07:54:47 +010057#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Heiko Schocher5fb2b232008-01-11 15:15:15 +010059#endif
60
61/*
62 * Serial console configuration
63 */
64#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
65#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Heiko Schocher5fb2b232008-01-11 15:15:15 +010067
68#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
69#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
70#undef CONFIG_BOOTARGS
71
72#define CONFIG_PREBOOT "echo;" \
73 "echo Type \"run net_nfs\" to load Kernel over TFTP and to mount root filesystem over NFS;" \
74 "echo"
75
76#define CONFIG_EXTRA_ENV_SETTINGS \
77 "netdev=eth0\0" \
78 "nfsargs=setenv bootargs root=/dev/nfs rw " \
79 "nfsroot=$(serverip):$(rootpath)\0" \
80 "ramargs=setenv bootargs root=/dev/ram rw\0" \
81 "addip=setenv bootargs $(bootargs) " \
82 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
83 ":$(hostname):$(netdev):off panic=5\0" \
84 "flash_nfs=run nfsargs addip;" \
85 "bootm $(kernel_addr)\0" \
86 "flash_self=run ramargs addip;" \
87 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
88 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
89 "rootpath=/opt/eldk/ppc_6xx\0" \
90 "bootfile=/tftpboot/munices/u-boot.bin\0" \
91 "update=tftpboot 200000 ${bootfile};protect off fff00000 fff3ffff;" \
92 "erase fff00000 fff3ffff; cp.b 200000 FFF00000 ${filesize}\0" \
93 ""
94#define CONFIG_BOOTCOMMAND "run net_nfs"
95
96/*
97 * IPB Bus clocking configuration.
98 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_IPBSPEED_133 /* define for 133MHz speed */
100#if defined(CONFIG_SYS_IPBSPEED_133)
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100101/*
102 * PCI Bus clocking configuration
103 *
104 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105 * CONFIG_SYS_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet hasn't
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100106 * been tested with a IPB Bus Clock of 66 MHz.
107 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_PCISPEED_66 /* define for 66MHz speed */
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100109#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#undef CONFIG_SYS_PCISPEED_66 /* for 33MHz speed */
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100111#endif
112
113/*
114 * Memory map
115 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_MBAR 0xF0000000 /* MBAR hast to be switched by other bootloader or debugger config */
Heiko Schocherfa056642008-01-11 15:15:16 +0100117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
119#define CONFIG_SYS_SDRAM_BASE 0x00000000
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100120/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
122#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
123#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
124#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
125#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100126
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200127#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
129# define CONFIG_SYS_RAMBOOT 1
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100130#endif
131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
133#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
134#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100135
136/*
137 * Flash configuration
138 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_FLASH_BASE 0xFF000000
140#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200141#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
143#define CONFIG_SYS_FLASH_EMPTY_INFO
144#define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MByte */
145#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
146#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks (= chip selects) */
147#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100148
149/*
150 * Chip selects configuration
151 */
152/* Boot Chipselect */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
154#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
155#define CONFIG_SYS_BOOTCS_CFG 0x00047800
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100156
157/*
158 * Environment settings
159 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200160#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200161#define CONFIG_ENV_OFFSET 0x40000
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200162#define CONFIG_ENV_ADDR (CONFIG_SYS_TEXT_BASE + CONFIG_ENV_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200163#define CONFIG_ENV_SECT_SIZE 0x20000
164#define CONFIG_ENV_SIZE 0x4000
165#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200166#define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_TEXT_BASE + CONFIG_ENV_OFFSET_REDUND)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200167#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100168#define CONFIG_ENV_OVERWRITE 1
169
170/*
171 * Ethernet configuration
172 */
173#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800174#define CONFIG_MPC5xxx_FEC_MII100
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100175#define CONFIG_PHY_ADDR 0x01
176#define CONFIG_MII 1
177
178/*
179 * GPIO configuration
180 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_GPS_PORT_CONFIG 0x00058044 /* PSC1=UART, PSC2=UART ; Ether=100MBit with MD
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100182 no PCI */
183
184/*
185 * Miscellaneous configurable options
186 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_LONGHELP /* undef to save memory */
188#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
189#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
190#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
191#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
192#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
195#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
198#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100199
200#define CONFIG_DISPLAY_BOARDINFO 1
201#define CONFIG_CMDLINE_EDITING 1
202
203/*
204 * Various low-level settings
205 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
207#define CONFIG_SYS_HID0_FINAL HID0_ICE
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_CS_BURST 0x00000000
210#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
211#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Heiko Schocher5fb2b232008-01-11 15:15:15 +0100212
213/* pass open firmware flat tree */
214#define CONFIG_OF_LIBFDT 1
215#define CONFIG_OF_BOARD_SETUP 1
216
217#define OF_CPU "PowerPC,5200@0"
218#define OF_TBCLK (bd->bi_busfreq / 4)
219#define OF_SOC "soc5200@f0000000"
220#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
221
222#endif /* __CONFIG_H */