Simon Glass | 344c837 | 2015-08-30 16:55:20 -0600 | [diff] [blame] | 1 | * Rockchip RK3188/RK3066 Clock and Reset Unit |
| 2 | |
| 3 | The RK3188/RK3066 clock controller generates and supplies clock to various |
| 4 | controllers within the SoC and also implements a reset controller for SoC |
| 5 | peripherals. |
| 6 | |
| 7 | Required Properties: |
| 8 | |
| 9 | - compatible: should be "rockchip,rk3188-cru", "rockchip,rk3188a-cru" or |
| 10 | "rockchip,rk3066a-cru" |
| 11 | - reg: physical base address of the controller and length of memory mapped |
| 12 | region. |
| 13 | - #clock-cells: should be 1. |
| 14 | - #reset-cells: should be 1. |
| 15 | |
| 16 | Optional Properties: |
| 17 | |
| 18 | - rockchip,grf: phandle to the syscon managing the "general register files" |
| 19 | If missing pll rates are not changable, due to the missing pll lock status. |
| 20 | |
| 21 | Each clock is assigned an identifier and client nodes can use this identifier |
| 22 | to specify the clock which they consume. All available clocks are defined as |
| 23 | preprocessor macros in the dt-bindings/clock/rk3188-cru.h and |
| 24 | dt-bindings/clock/rk3066-cru.h headers and can be used in device tree sources. |
| 25 | Similar macros exist for the reset sources in these files. |
| 26 | |
| 27 | External clocks: |
| 28 | |
| 29 | There are several clocks that are generated outside the SoC. It is expected |
| 30 | that they are defined using standard clock bindings with following |
| 31 | clock-output-names: |
| 32 | - "xin24m" - crystal input - required, |
| 33 | - "xin32k" - rtc clock - optional, |
| 34 | - "xin27m" - 27mhz crystal input on rk3066 - optional, |
| 35 | - "ext_hsadc" - external HSADC clock - optional, |
| 36 | - "ext_cif0" - external camera clock - optional, |
| 37 | - "ext_rmii" - external RMII clock - optional, |
| 38 | - "ext_jtag" - externalJTAG clock - optional |
| 39 | |
| 40 | Example: Clock controller node: |
| 41 | |
| 42 | cru: cru@20000000 { |
| 43 | compatible = "rockchip,rk3188-cru"; |
| 44 | reg = <0x20000000 0x1000>; |
| 45 | rockchip,grf = <&grf>; |
| 46 | |
| 47 | #clock-cells = <1>; |
| 48 | #reset-cells = <1>; |
| 49 | }; |
| 50 | |
| 51 | Example: UART controller node that consumes the clock generated by the clock |
| 52 | controller: |
| 53 | |
| 54 | uart0: serial@10124000 { |
| 55 | compatible = "snps,dw-apb-uart"; |
| 56 | reg = <0x10124000 0x400>; |
| 57 | interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; |
| 58 | reg-shift = <2>; |
| 59 | reg-io-width = <1>; |
| 60 | clocks = <&cru SCLK_UART0>; |
| 61 | }; |