blob: dbc41e97fbfd3fbe6dc3ffbc05062ee6def5471f [file] [log] [blame]
wdenk0db5bca2003-03-31 17:27:09 +00001/*
2 * (C) Copyright 2003
3 * Martin Winistoerfer, martinwinistoerfer@gmx.ch.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
wdenk8bde7f72003-06-27 21:31:46 +000020 * Foundation,
wdenk0db5bca2003-03-31 17:27:09 +000021 */
22
23/*
24 * File: cmi_mpc5xx.h
wdenk8bde7f72003-06-27 21:31:46 +000025 *
26 * Discription: Config header file for cmi
wdenk0db5bca2003-03-31 17:27:09 +000027 * board using an MPC5xx CPU
28 *
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/*
35 * High Level Configuration Options
36 */
37
38#define CONFIG_MPC555 1 /* This is an MPC555 CPU */
39#define CONFIG_CMI 1 /* Using the customized cmi board */
40
41/* Serial Console Configuration */
42#define CONFIG_5xx_CONS_SCI1
43#undef CONFIG_5xx_CONS_SCI2
44
45#define CONFIG_BAUDRATE 57600
46
wdenk0db5bca2003-03-31 17:27:09 +000047
Jon Loeligerb730cda2007-07-04 22:31:35 -050048/*
49 * Command line configuration.
50 */
51#include <config_cmd_default.h>
52
53#define CONFIG_CMD_MEMORY
54#define CONFIG_CMD_LOADB
55#define CONFIG_CMD_REGINFO
56#define CONFIG_CMD_FLASH
57#define CONFIG_CMD_LOADS
58#define CONFIG_CMD_ASKENV
59#define CONFIG_CMD_BDI
60#define CONFIG_CMD_CONSOLE
61#define CONFIG_CMD_ENV
62#define CONFIG_CMD_RUN
63#define CONFIG_CMD_IMI
64
wdenk0db5bca2003-03-31 17:27:09 +000065
66#if 0
67#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
68#else
69#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
70#endif
71#define CONFIG_BOOTCOMMAND "go 02034004" /* autoboot command */
72
73#define CONFIG_BOOTARGS "" /* Assuming OS Image in 4 flash sector at offset 4004 */
74
75#define CONFIG_WATCHDOG /* turn on platform specific watchdog */
76
wdenk8bde7f72003-06-27 21:31:46 +000077#define CONFIG_STATUS_LED 1 /* Enable status led */
wdenk0db5bca2003-03-31 17:27:09 +000078
79#define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
80
81/*
wdenk8bde7f72003-06-27 21:31:46 +000082 * Miscellaneous configurable options
wdenk0db5bca2003-03-31 17:27:09 +000083 */
84
85#define CFG_LONGHELP /* undef to save memory */
86#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerb730cda2007-07-04 22:31:35 -050087#if defined(CONFIG_CMD_KGDB)
wdenk0db5bca2003-03-31 17:27:09 +000088#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
89#else
90#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
91#endif
92#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
93#define CFG_MAXARGS 16 /* max number of command args */
94#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
95
96#define CFG_MEMTEST_START 0x00000000 /* memtest works on */
97#define CFG_MEMTEST_END 0x000fa000 /* 1 MB in SRAM */
98
99#define CFG_LOAD_ADDR 0x100000 /* default load address */
100
101#define CFG_HZ 1000 /* Decrementer freq: 1 ms ticks */
102
103#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
104
105
106/*
107 * Low Level Configuration Settings
108 */
109
110/*
111 * Internal Memory Mapped (This is not the IMMR content)
112 */
113#define CFG_IMMR 0x01000000 /* Physical start adress of internal memory map */
114
115/*
116 * Definitions for initial stack pointer and data area
117 */
wdenk8bde7f72003-06-27 21:31:46 +0000118#define CFG_INIT_RAM_ADDR (CFG_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
wdenk0db5bca2003-03-31 17:27:09 +0000119#define CFG_INIT_RAM_END (CFG_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
120#define CFG_GBL_DATA_SIZE 64 /* Size in bytes reserved for initial global data */
121#define CFG_GBL_DATA_OFFSET ((CFG_INIT_RAM_END - CFG_INIT_RAM_ADDR) - CFG_GBL_DATA_SIZE) /* Offset from the beginning of ram */
122#define CFG_INIT_SP_ADDR 0x013fa000 /* Physical start adress of inital stack */
123
124/*
125 * Start addresses for the final memory configuration
126 * Please note that CFG_SDRAM_BASE _must_ start at 0
127 */
128#define CFG_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
129#define CFG_FLASH_BASE 0x02000000 /* External flash */
130#define PLD_BASE 0x03000000 /* PLD */
131#define ANYBUS_BASE 0x03010000 /* Anybus Module */
132
133#define CFG_RESET_ADRESS 0x01000000 /* Adress which causes reset */
134#define CFG_MONITOR_BASE CFG_FLASH_BASE /* TEXT_BASE is defined in the board config.mk file. */
135 /* This adress is given to the linker with -Ttext to */
136 /* locate the text section at this adress. */
137#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
138#define CFG_MALLOC_LEN (64 << 10) /* Reserve 128 kB for malloc() */
139
140/*
141 * For booting Linux, the board info and command line data
142 * have to be in the first 8 MB of memory, since this is
143 * the maximum mapped by the Linux kernel during initialization.
144 */
145#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
146
147
148/*-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000149 * FLASH organization
wdenk0db5bca2003-03-31 17:27:09 +0000150 *-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000151 *
wdenk0db5bca2003-03-31 17:27:09 +0000152 */
153
154#define CFG_MAX_FLASH_BANKS 1 /* Max number of memory banks */
155#define CFG_MAX_FLASH_SECT 64 /* Max number of sectors on one chip */
156#define CFG_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
157#define CFG_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
158#define CFG_FLASH_PROTECTION 1 /* Physically section protection on */
159
160#define CFG_ENV_IS_IN_FLASH 1
161
162#ifdef CFG_ENV_IS_IN_FLASH
163#define CFG_ENV_OFFSET 0x00020000 /* Environment starts at this adress */
164#define CFG_ENV_SIZE 0x00010000 /* Set whole sector as env */
165#endif
166
167/*-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000168 * SYPCR - System Protection Control
wdenk0db5bca2003-03-31 17:27:09 +0000169 * SYPCR can only be written once after reset!
170 *-----------------------------------------------------------------------
171 * SW Watchdog freeze
172 */
173#if defined(CONFIG_WATCHDOG)
174#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
175 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
176#else
177#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk8bde7f72003-06-27 21:31:46 +0000178 SYPCR_SWP)
wdenk0db5bca2003-03-31 17:27:09 +0000179#endif /* CONFIG_WATCHDOG */
180
181/*-----------------------------------------------------------------------
182 * TBSCR - Time Base Status and Control
183 *-----------------------------------------------------------------------
184 * Clear Reference Interrupt Status, Timebase freezing enabled
185 */
186#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
187
188/*-----------------------------------------------------------------------
189 * PISCR - Periodic Interrupt Status and Control
190 *-----------------------------------------------------------------------
191 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
192 */
193#define CFG_PISCR (PISCR_PITF)
194
195/*-----------------------------------------------------------------------
196 * SCCR - System Clock and reset Control Register
197 *-----------------------------------------------------------------------
198 * Set clock output, timebase and RTC source and divider,
199 * power management and some other internal clocks
200 */
201#define SCCR_MASK SCCR_EBDF00
202#define CFG_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
203 SCCR_COM00 | SCCR_DFNL000 | SCCR_DFNH000)
204
205/*-----------------------------------------------------------------------
206 * SIUMCR - SIU Module Configuration
207 *-----------------------------------------------------------------------
208 * Data show cycle
209 */
210#define CFG_SIUMCR (SIUMCR_DBGC00) /* Disable data show cycle */
211
212/*-----------------------------------------------------------------------
213 * PLPRCR - PLL, Low-Power, and Reset Control Register
214 *-----------------------------------------------------------------------
215 * Set all bits to 40 Mhz
wdenk8bde7f72003-06-27 21:31:46 +0000216 *
wdenk0db5bca2003-03-31 17:27:09 +0000217 */
218#define CFG_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
219#define CFG_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
wdenk8bde7f72003-06-27 21:31:46 +0000220
wdenk0db5bca2003-03-31 17:27:09 +0000221
222/*-----------------------------------------------------------------------
223 * UMCR - UIMB Module Configuration Register
224 *-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000225 *
wdenk0db5bca2003-03-31 17:27:09 +0000226 */
227#define CFG_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
228
229/*-----------------------------------------------------------------------
230 * ICTRL - I-Bus Support Control Register
231 */
wdenk8bde7f72003-06-27 21:31:46 +0000232#define CFG_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
wdenk0db5bca2003-03-31 17:27:09 +0000233
234/*-----------------------------------------------------------------------
235 * USIU - Memory Controller Register
wdenk8bde7f72003-06-27 21:31:46 +0000236 *-----------------------------------------------------------------------
wdenk0db5bca2003-03-31 17:27:09 +0000237 */
238
wdenk8bde7f72003-06-27 21:31:46 +0000239#define CFG_BR0_PRELIM (CFG_FLASH_BASE | BR_V | BR_BI | BR_PS_16)
wdenk0db5bca2003-03-31 17:27:09 +0000240#define CFG_OR0_PRELIM (OR_ADDR_MK_FF | OR_SCY_3)
241#define CFG_BR1_PRELIM (ANYBUS_BASE)
242#define CFG_OR1_PRELIM (OR_ADDR_MK_FFFF | OR_SCY_1 | OR_ETHR)
243#define CFG_BR2_PRELIM (CFG_SDRAM_BASE | BR_V | BR_PS_32)
244#define CFG_OR2_PRELIM (OR_ADDR_MK_FF)
245#define CFG_BR3_PRELIM (PLD_BASE | BR_V | BR_BI | BR_LBDIR | BR_PS_8)
246#define CFG_OR3_PRELIM (OR_ADDR_MK_FF | OR_TRLX | OR_BSCY | OR_SCY_8 | \
247 OR_ACS_10 | OR_ETHR | OR_CSNT)
248
249#define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* We don't realign the flash */
250
251/*-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000252 * DER - Timer Decrementer
wdenk0db5bca2003-03-31 17:27:09 +0000253 *-----------------------------------------------------------------------
254 * Initialise to zero
255 */
256#define CFG_DER 0x00000000
257
258
259/*
260 * Internal Definitions
261 *
262 * Boot Flags
263 */
264#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
265#define BOOTFLAG_WARM 0x02 /* Software reboot */
266
267#endif /* __CONFIG_H */