Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de> |
| 3 | * |
| 4 | * Configuration settings for the MX31ADS Freescale board. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU General Public License as |
| 8 | * published by the Free Software Foundation; either version 2 of |
| 9 | * the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 19 | * MA 02111-1307 USA |
| 20 | */ |
| 21 | |
| 22 | #ifndef __CONFIG_H |
| 23 | #define __CONFIG_H |
| 24 | |
Stefano Babic | 8627111 | 2011-03-14 15:43:56 +0100 | [diff] [blame] | 25 | #include <asm/arch/imx-regs.h> |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 26 | |
| 27 | /* High Level Configuration Options */ |
| 28 | #define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */ |
| 29 | #define CONFIG_MX31 1 /* in a mx31 */ |
| 30 | #define CONFIG_MX31_HCLK_FREQ 26000000 /* RedBoot says 26MHz */ |
Guennadi Liakhovetski | 2ab02fd | 2008-05-08 10:09:27 +0200 | [diff] [blame] | 31 | #define CONFIG_MX31_CLK32 32768 |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 32 | |
| 33 | #define CONFIG_DISPLAY_CPUINFO |
| 34 | #define CONFIG_DISPLAY_BOARDINFO |
| 35 | |
Fabio Estevam | 4ac2e2d | 2011-06-05 06:26:49 +0000 | [diff] [blame] | 36 | #define CONFIG_SYS_TEXT_BASE 0xA0000000 |
| 37 | |
Fabio Estevam | da3598a | 2011-09-22 08:07:16 +0000 | [diff] [blame] | 38 | #define CONFIG_MACH_TYPE MACH_TYPE_MX31ADS |
| 39 | |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 40 | /* |
| 41 | * Disabled for now due to build problems under Debian and a significant increase |
| 42 | * in the final file size: 144260 vs. 109536 Bytes. |
| 43 | */ |
| 44 | #if 0 |
| 45 | #define CONFIG_OF_LIBFDT 1 |
| 46 | #define CONFIG_FIT 1 |
| 47 | #define CONFIG_FIT_VERBOSE 1 |
| 48 | #endif |
| 49 | |
| 50 | #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ |
| 51 | #define CONFIG_SETUP_MEMORY_TAGS 1 |
| 52 | #define CONFIG_INITRD_TAG 1 |
| 53 | |
| 54 | /* |
| 55 | * Size of malloc() pool |
| 56 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 57 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024) |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 58 | |
| 59 | /* |
| 60 | * Hardware drivers |
| 61 | */ |
| 62 | |
Stefano Babic | 40f6fff | 2011-11-22 15:22:39 +0100 | [diff] [blame] | 63 | #define CONFIG_MXC_UART |
| 64 | #define CONFIG_MXC_UART_BASE UART1_BASE |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 65 | |
Guennadi Liakhovetski | 0a0b606 | 2008-04-15 13:33:11 +0200 | [diff] [blame] | 66 | #define CONFIG_HARD_SPI 1 |
| 67 | #define CONFIG_MXC_SPI 1 |
Haavard Skinnemoen | d255bb0 | 2008-05-16 11:10:31 +0200 | [diff] [blame] | 68 | #define CONFIG_DEFAULT_SPI_BUS 1 |
Stefano Babic | 9f481e9 | 2010-08-23 20:41:19 +0200 | [diff] [blame] | 69 | #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
Stefano Babic | 5bd9a9b | 2011-08-26 11:44:52 +0200 | [diff] [blame] | 70 | #define CONFIG_MXC_GPIO |
Guennadi Liakhovetski | 0a0b606 | 2008-04-15 13:33:11 +0200 | [diff] [blame] | 71 | |
Stefano Babic | d7d6780 | 2011-10-08 11:02:53 +0200 | [diff] [blame] | 72 | /* PMIC Controller */ |
| 73 | #define CONFIG_PMIC |
| 74 | #define CONFIG_PMIC_SPI |
| 75 | #define CONFIG_PMIC_FSL |
Stefano Babic | dfe5e14 | 2010-04-16 17:11:19 +0200 | [diff] [blame] | 76 | #define CONFIG_FSL_PMIC_BUS 1 |
| 77 | #define CONFIG_FSL_PMIC_CS 0 |
| 78 | #define CONFIG_FSL_PMIC_CLK 1000000 |
Stefano Babic | 9f481e9 | 2010-08-23 20:41:19 +0200 | [diff] [blame] | 79 | #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
Stefano Babic | d7d6780 | 2011-10-08 11:02:53 +0200 | [diff] [blame] | 80 | #define CONFIG_FSL_PMIC_BITLEN 32 |
Fabio Estevam | 4e8b754 | 2011-10-24 06:44:15 +0000 | [diff] [blame] | 81 | #define CONFIG_RTC_MC13XXX |
Guennadi Liakhovetski | 0a0b606 | 2008-04-15 13:33:11 +0200 | [diff] [blame] | 82 | |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 83 | /* allow to overwrite serial and ethaddr */ |
| 84 | #define CONFIG_ENV_OVERWRITE |
| 85 | #define CONFIG_CONS_INDEX 1 |
| 86 | #define CONFIG_BAUDRATE 115200 |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 87 | |
| 88 | /*********************************************************** |
| 89 | * Command definition |
| 90 | ***********************************************************/ |
| 91 | |
| 92 | #include <config_cmd_default.h> |
| 93 | |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 94 | #define CONFIG_CMD_PING |
Guennadi Liakhovetski | 7602ed5 | 2008-04-28 00:25:32 +0200 | [diff] [blame] | 95 | #define CONFIG_CMD_DHCP |
Guennadi Liakhovetski | 0a0b606 | 2008-04-15 13:33:11 +0200 | [diff] [blame] | 96 | #define CONFIG_CMD_SPI |
| 97 | #define CONFIG_CMD_DATE |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 98 | |
| 99 | #define CONFIG_BOOTDELAY 3 |
| 100 | |
Guennadi Liakhovetski | 7602ed5 | 2008-04-28 00:25:32 +0200 | [diff] [blame] | 101 | #define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 102 | |
Guennadi Liakhovetski | 0a0b606 | 2008-04-15 13:33:11 +0200 | [diff] [blame] | 103 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 104 | "netdev=eth0\0" \ |
| 105 | "uboot_addr=0xa0000000\0" \ |
| 106 | "uboot=mx31ads/u-boot.bin\0" \ |
| 107 | "kernel=mx31ads/uImage\0" \ |
| 108 | "nfsroot=/opt/eldk/arm\0" \ |
| 109 | "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \ |
| 110 | "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \ |
| 111 | "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \ |
| 112 | "bootcmd=run bootcmd_net\0" \ |
| 113 | "bootcmd_net=run bootargs_base bootargs_nfs; " \ |
| 114 | "tftpboot ${loadaddr} ${kernel}; bootm\0" \ |
| 115 | "prg_uboot=tftpboot ${loadaddr} ${uboot}; " \ |
| 116 | "protect off ${uboot_addr} 0xa003ffff; " \ |
| 117 | "erase ${uboot_addr} 0xa003ffff; " \ |
| 118 | "cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \ |
| 119 | "setenv filesize; saveenv\0" |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 120 | |
Ben Warren | b1c0eaa | 2009-08-25 13:09:37 -0700 | [diff] [blame] | 121 | #define CONFIG_CS8900 |
| 122 | #define CONFIG_CS8900_BASE 0xb4020300 |
| 123 | #define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */ |
Guennadi Liakhovetski | d23ff68 | 2008-04-03 17:04:22 +0200 | [diff] [blame] | 124 | |
| 125 | /* |
| 126 | * The MX31ADS board seems to have a hardware "peculiarity" confirmed under |
| 127 | * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A |
| 128 | * controller inverted. The controller is capable of detecting and correcting |
| 129 | * this, but it needs 4 network packets for that. Which means, at startup, you |
| 130 | * will not receive answers to the first 4 packest, unless there have been some |
| 131 | * broadcasts on the network, or your board is on a hub. Reducing the ARP |
| 132 | * timeout from default 5 seconds to 200ms we speed up the initial TFTP |
| 133 | * transfer, should the user wish one, significantly. |
| 134 | */ |
| 135 | #define CONFIG_ARP_TIMEOUT 200UL |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 136 | |
| 137 | /* |
| 138 | * Miscellaneous configurable options |
| 139 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 140 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 141 | #define CONFIG_SYS_PROMPT "=> " |
| 142 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 143 | /* Print Buffer Size */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 144 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
| 145 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 146 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 147 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */ |
| 149 | #define CONFIG_SYS_MEMTEST_END 0x10000 |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 150 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 152 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 153 | #define CONFIG_SYS_HZ 1000 |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 154 | |
| 155 | #define CONFIG_CMDLINE_EDITING 1 |
| 156 | |
| 157 | /*----------------------------------------------------------------------- |
| 158 | * Stack sizes |
| 159 | * |
| 160 | * The stack sizes are set up in start.S using the settings below |
| 161 | */ |
| 162 | #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */ |
| 163 | |
| 164 | /*----------------------------------------------------------------------- |
| 165 | * Physical Memory Map |
| 166 | */ |
| 167 | #define CONFIG_NR_DRAM_BANKS 1 |
| 168 | #define PHYS_SDRAM_1 CSD0_BASE |
| 169 | #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024) |
Fabio Estevam | 4ac2e2d | 2011-06-05 06:26:49 +0000 | [diff] [blame] | 170 | #define CONFIG_BOARD_EARLY_INIT_F |
| 171 | |
| 172 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
| 173 | #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR |
| 174 | #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE |
| 175 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ |
| 176 | GENERATED_GBL_DATA_SIZE) |
| 177 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ |
| 178 | CONFIG_SYS_GBL_DATA_OFFSET) |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 179 | |
| 180 | /*----------------------------------------------------------------------- |
| 181 | * FLASH and environment organization |
| 182 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_FLASH_BASE CS0_BASE |
| 184 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 185 | #define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */ |
| 186 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */ |
| 187 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 188 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 189 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Felix Radensky | ba8dcca | 2011-06-06 05:06:07 +0000 | [diff] [blame] | 190 | #define CONFIG_ENV_SECT_SIZE (128 * 1024) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 191 | #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE |
Felix Radensky | ba8dcca | 2011-06-06 05:06:07 +0000 | [diff] [blame] | 192 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Guennadi Liakhovetski | d23ff68 | 2008-04-03 17:04:22 +0200 | [diff] [blame] | 193 | |
| 194 | /* Address and size of Redundant Environment Sector */ |
Felix Radensky | ba8dcca | 2011-06-06 05:06:07 +0000 | [diff] [blame] | 195 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 196 | #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE |
Guennadi Liakhovetski | d23ff68 | 2008-04-03 17:04:22 +0200 | [diff] [blame] | 197 | |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 198 | |
| 199 | /*----------------------------------------------------------------------- |
| 200 | * CFI FLASH driver setup |
| 201 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */ |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 203 | #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */ |
Guennadi Liakhovetski | d23ff68 | 2008-04-03 17:04:22 +0200 | [diff] [blame] | 204 | #define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 205 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */ |
| 206 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */ |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 207 | |
| 208 | /* |
| 209 | * JFFS2 partitions |
| 210 | */ |
Stefan Roese | 68d7d65 | 2009-03-19 13:30:36 +0100 | [diff] [blame] | 211 | #undef CONFIG_CMD_MTDPARTS |
Guennadi Liakhovetski | b5dc9b3 | 2008-04-14 10:53:12 +0200 | [diff] [blame] | 212 | #define CONFIG_JFFS2_DEV "nor0" |
| 213 | |
| 214 | #endif /* __CONFIG_H */ |