blob: ed783876efbbefc6fed17a1815475222634cbf86 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * ML2.h: ML2 specific config options
3 *
4 * Copyright 2002 Mind NV
5 *
6 * http://www.mind.be/
7 *
8 * Author : Peter De Schrijver (p2@mind.be)
9 *
10 * Derived from : other configuration header files in this tree
11 *
12 * This software may be used and distributed according to the terms of
13 * the GNU General Public License (GPL) version 2, incorporated herein by
14 * reference. Drivers based on or derived from this code fall under the GPL
15 * and must retain the authorship, copyright and this license notice. This
16 * file is not a complete program and may only be used when the entire
17 * program is licensed under the GPL.
18 *
19 */
20
21#ifndef __CONFIG_H
22#define __CONFIG_H
23
24/*
25 * High Level Configuration Options
26 * (easy to change)
27 */
28
29#define CONFIG_405 1 /* This is a PPC405 CPU */
30#define CONFIG_4xx 1 /* ...member of PPC4xx family */
31#define CONFIG_ML2 1 /* ...on a ML2 board */
32
Wolfgang Denk2ae18242010-10-06 09:05:45 +020033#define CONFIG_SYS_TEXT_BASE 0x18000000
wdenkfe8c2802002-11-03 00:38:21 +000034
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020035#define CONFIG_ENV_IS_IN_FLASH 1
wdenkfe8c2802002-11-03 00:38:21 +000036
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +020037#ifdef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020038#undef CONFIG_ENV_IS_IN_FLASH
wdenkfe8c2802002-11-03 00:38:21 +000039#else
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020040#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +020041#undef CONFIG_ENV_IS_IN_NVRAM
wdenkfe8c2802002-11-03 00:38:21 +000042#endif
43#endif
44
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#if 1
49#define CONFIG_BOOTCOMMAND "bootm" /* autoboot command */
50#else
51#define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
52#endif
53
54#define CONFIG_PREBOOT "fsload 0x00100000 /boot/image"
55
wdenkfe8c2802002-11-03 00:38:21 +000056#if 0
57#define CONFIG_BOOTARGS "root=/dev/nfs " \
58 "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0 " \
59 "nfsroot=192.168.2.190:/home/stefan/cpci405/target_ftest4"
60#else
61#define CONFIG_BOOTARGS "root=/dev/mtdblock2 " \
62 "console=ttyS0 console=tty"
63
64#endif
65
66#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkfe8c2802002-11-03 00:38:21 +000068
69
Jon Loeliger8353e132007-07-08 14:14:17 -050070/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050071 * BOOTP options
72 */
73#define CONFIG_BOOTP_BOOTFILESIZE
74#define CONFIG_BOOTP_BOOTPATH
75#define CONFIG_BOOTP_GATEWAY
76#define CONFIG_BOOTP_HOSTNAME
77
78
79/*
Jon Loeliger8353e132007-07-08 14:14:17 -050080 * Command line configuration.
81 */
82#include <config_cmd_default.h>
wdenkfe8c2802002-11-03 00:38:21 +000083
Jon Loeliger8353e132007-07-08 14:14:17 -050084#define CONFIG_CMD_IRQ
85#define CONFIG_CMD_KGDB
86#define CONFIG_CMD_BEDBUG
87#define CONFIG_CMD_ELF
88#define CONFIG_CMD_JFFS2
89
90#undef CONFIG_CMD_NET
91#undef CONFIG_CMD_RTC
92#undef CONFIG_CMD_PCI
93#undef CONFIG_CMD_I2C
94
wdenkfe8c2802002-11-03 00:38:21 +000095
96#undef CONFIG_WATCHDOG /* watchdog disabled */
97
98#define CONFIG_SYS_CLK_FREQ 50000000
99
100#define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
101
102/*
103 * Miscellaneous configurable options
104 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_LONGHELP /* undef to save memory */
106#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger8353e132007-07-08 14:14:17 -0500107#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkfe8c2802002-11-03 00:38:21 +0000109#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkfe8c2802002-11-03 00:38:21 +0000111#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
113#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
114#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkfe8c2802002-11-03 00:38:21 +0000115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
117#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkfe8c2802002-11-03 00:38:21 +0000118
119/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
121 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
122 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
wdenkfe8c2802002-11-03 00:38:21 +0000123 * The Linux BASE_BAUD define should match this configuration.
124 * baseBaud = cpuClock/(uartDivisor*16)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
wdenkfe8c2802002-11-03 00:38:21 +0000126 * set Linux BASE_BAUD to 403200.
127 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
129#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
wdenkfe8c2802002-11-03 00:38:21 +0000130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_BASE_BAUD (3125000*16)
132#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_BASE_BAUD
133#define CONFIG_SYS_DUART_CHAN 0
134#define CONFIG_SYS_NS16550_COM1 0xa0001003
135#define CONFIG_SYS_NS16550_COM2 0xa0011003
136#define CONFIG_SYS_NS16550_REG_SIZE -4
137#define CONFIG_SYS_NS16550 1
138#define CONFIG_SYS_INIT_CHAN1 1
139#define CONFIG_SYS_INIT_CHAN2 1
wdenkfe8c2802002-11-03 00:38:21 +0000140
141/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_BAUDRATE_TABLE \
wdenkfe8c2802002-11-03 00:38:21 +0000143 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
146#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkfe8c2802002-11-03 00:38:21 +0000147
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkfe8c2802002-11-03 00:38:21 +0000149
150
wdenkfe8c2802002-11-03 00:38:21 +0000151/*-----------------------------------------------------------------------
152 * Start addresses for the final memory configuration
153 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkfe8c2802002-11-03 00:38:21 +0000155 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_SDRAM_BASE 0x00000000
157#define CONFIG_SYS_FLASH_BASE 0x18000000
158#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
159#define CONFIG_SYS_MONITOR_LEN (192 * 1024) /* Reserve 196 kB for Monitor */
160#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
wdenkfe8c2802002-11-03 00:38:21 +0000161
162/*
163 * For booting Linux, the board info and command line data
164 * have to be in the first 8 MB of memory, since this is
165 * the maximum mapped by the Linux kernel during initialization.
166 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkfe8c2802002-11-03 00:38:21 +0000168/*-----------------------------------------------------------------------
169 * FLASH organization
170 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
172#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenkfe8c2802002-11-03 00:38:21 +0000173
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
175#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkfe8c2802002-11-03 00:38:21 +0000176
177/* BEG ENVIRONNEMENT FLASH */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200178#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200179#define CONFIG_ENV_OFFSET 0x00050000 /* Offset of Environment Sector */
180#define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
181#define CONFIG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
wdenkfe8c2802002-11-03 00:38:21 +0000182#endif
183/* END ENVIRONNEMENT FLASH */
184/*-----------------------------------------------------------------------
185 * NVRAM organization
186 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
188#define CONFIG_SYS_NVRAM_SIZE 0x1ff8 /* NVRAM size */
wdenkfe8c2802002-11-03 00:38:21 +0000189
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200190#ifdef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200191#define CONFIG_ENV_SIZE 0x1000 /* Size of Environment vars */
192#define CONFIG_ENV_ADDR \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) /* Env */
wdenkfe8c2802002-11-03 00:38:21 +0000194#endif
wdenkfe8c2802002-11-03 00:38:21 +0000195
196/*
197 * Init Memory Controller:
198 *
199 * BR0/1 and OR0/1 (FLASH)
200 */
201
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
wdenkfe8c2802002-11-03 00:38:21 +0000203#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
204
205
206/* Configuration Port location */
207#define CONFIG_PORT_ADDR 0xF0000500
208
209/*-----------------------------------------------------------------------
210 * Definitions for initial stack pointer and data area (in DPRAM)
211 */
212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_INIT_RAM_ADDR 0x800000 /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200214#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200215#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkfe8c2802002-11-03 00:38:21 +0000217
218/*-----------------------------------------------------------------------
219 * Definitions for Serial Presence Detect EEPROM address
220 * (to get SDRAM settings)
221 */
222#define SPD_EEPROM_ADDRESS 0x50
223
Jon Loeliger8353e132007-07-08 14:14:17 -0500224#if defined(CONFIG_CMD_KGDB)
wdenkfe8c2802002-11-03 00:38:21 +0000225#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
226#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
227#endif
228
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200229/*
230 * JFFS2 partitions
231 *
232 */
233/* No command line, one static partition, whole device */
Stefan Roese68d7d652009-03-19 13:30:36 +0100234#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200235#define CONFIG_JFFS2_DEV "nor0"
236#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
237#define CONFIG_JFFS2_PART_OFFSET 0x00080000
wdenkfe8c2802002-11-03 00:38:21 +0000238
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200239/* mtdparts command line support */
240/* Note: fake mtd_id used, no linux mtd map file */
241/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100242#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200243#define MTDIDS_DEFAULT "nor0=ml2-0"
244#define MTDPARTS_DEFAULT "mtdparts=ml2-0:-@512k(jffs2)"
245*/
246
wdenkfe8c2802002-11-03 00:38:21 +0000247#endif /* __CONFIG_H */