blob: c8907ce44bcdcf7296db77ac7eb021441bf8997d [file] [log] [blame]
Bin Meng9b911be2015-07-30 03:49:17 -07001/*
2 * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/dts-v1/;
8
9#include <dt-bindings/gpio/x86-gpio.h>
Bin Mengfe3fbd32015-07-30 03:49:18 -070010#include <dt-bindings/interrupt-router/intel-irq.h>
Bin Meng9b911be2015-07-30 03:49:17 -070011
12/include/ "skeleton.dtsi"
Simon Glass6b44ae62015-11-11 10:05:43 -070013/include/ "keyboard.dtsi"
Bin Meng9b911be2015-07-30 03:49:17 -070014/include/ "serial.dtsi"
15/include/ "rtc.dtsi"
Bin Meng80af3982015-11-13 00:11:22 -080016/include/ "tsc_timer.dtsi"
Bin Meng9b911be2015-07-30 03:49:17 -070017
18/ {
19 model = "Intel Bayley Bay";
20 compatible = "intel,bayleybay", "intel,baytrail";
21
22 aliases {
23 serial0 = &serial;
Bin Meng81aaa3d2016-01-27 00:56:34 -080024 spi0 = &spi;
Bin Meng9b911be2015-07-30 03:49:17 -070025 };
26
27 config {
28 silent_console = <0>;
29 };
30
31 chosen {
32 stdout-path = "/serial";
33 };
34
35 cpus {
36 #address-cells = <1>;
37 #size-cells = <0>;
38
39 cpu@0 {
40 device_type = "cpu";
41 compatible = "intel,baytrail-cpu";
42 reg = <0>;
43 intel,apic-id = <0>;
44 };
45
46 cpu@1 {
47 device_type = "cpu";
48 compatible = "intel,baytrail-cpu";
49 reg = <1>;
50 intel,apic-id = <2>;
51 };
52
53 cpu@2 {
54 device_type = "cpu";
55 compatible = "intel,baytrail-cpu";
56 reg = <2>;
57 intel,apic-id = <4>;
58 };
59
60 cpu@3 {
61 device_type = "cpu";
62 compatible = "intel,baytrail-cpu";
63 reg = <3>;
64 intel,apic-id = <6>;
65 };
66 };
67
Bin Menge264e3c2016-06-08 05:07:33 -070068 pch_pinctrl {
69 compatible = "intel,x86-pinctrl";
70 reg = <0 0>;
Bin Mengf7a01e42016-06-08 05:07:35 -070071
72 /*
73 * As of today, the latest version FSP (gold4) for BayTrail
74 * misses the PAD configuration of the SD controller's Card
75 * Detect signal. The default PAD value for the CD pin sets
76 * the pin to work in GPIO mode, which causes card detect
77 * status cannot be reflected by the Present State register
78 * in the SD controller (bit 16 & bit 18 are always zero).
79 *
80 * Configure this pin to function 1 (SD controller).
81 */
82 sdmmc3_cd@0 {
83 pad-offset = <0x3a0>;
84 mode-func = <1>;
85 };
Bin Menge264e3c2016-06-08 05:07:33 -070086 };
87
Bin Meng9b911be2015-07-30 03:49:17 -070088 pci {
89 compatible = "pci-x86";
90 #address-cells = <3>;
91 #size-cells = <2>;
92 u-boot,dm-pre-reloc;
93 ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
94 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
95 0x01000000 0x0 0x2000 0x2000 0 0xe000>;
Bin Mengfe3fbd32015-07-30 03:49:18 -070096
Simon Glassf2b85ab2016-01-18 20:19:21 -070097 pch@1f,0 {
Bin Mengfe3fbd32015-07-30 03:49:18 -070098 reg = <0x0000f800 0 0 0 0>;
Simon Glassf2b85ab2016-01-18 20:19:21 -070099 compatible = "intel,pch9";
Bin Meng3ddc1c72016-02-01 01:40:47 -0800100 #address-cells = <1>;
101 #size-cells = <1>;
Bin Mengfe3fbd32015-07-30 03:49:18 -0700102
Simon Glassf2b85ab2016-01-18 20:19:21 -0700103 irq-router {
104 compatible = "intel,irq-router";
105 intel,pirq-config = "ibase";
106 intel,ibase-offset = <0x50>;
Bin Mengce8dd772016-05-07 07:46:15 -0700107 intel,actl-addr = <0>;
Simon Glassf2b85ab2016-01-18 20:19:21 -0700108 intel,pirq-link = <8 8>;
109 intel,pirq-mask = <0xdee0>;
110 intel,pirq-routing = <
111 /* BayTrail PCI devices */
112 PCI_BDF(0, 2, 0) INTA PIRQA
113 PCI_BDF(0, 3, 0) INTA PIRQA
114 PCI_BDF(0, 16, 0) INTA PIRQA
115 PCI_BDF(0, 17, 0) INTA PIRQA
116 PCI_BDF(0, 18, 0) INTA PIRQA
117 PCI_BDF(0, 19, 0) INTA PIRQA
118 PCI_BDF(0, 20, 0) INTA PIRQA
119 PCI_BDF(0, 21, 0) INTA PIRQA
120 PCI_BDF(0, 22, 0) INTA PIRQA
121 PCI_BDF(0, 23, 0) INTA PIRQA
122 PCI_BDF(0, 24, 0) INTA PIRQA
123 PCI_BDF(0, 24, 1) INTC PIRQC
124 PCI_BDF(0, 24, 2) INTD PIRQD
125 PCI_BDF(0, 24, 3) INTB PIRQB
126 PCI_BDF(0, 24, 4) INTA PIRQA
127 PCI_BDF(0, 24, 5) INTC PIRQC
128 PCI_BDF(0, 24, 6) INTD PIRQD
129 PCI_BDF(0, 24, 7) INTB PIRQB
130 PCI_BDF(0, 26, 0) INTA PIRQA
131 PCI_BDF(0, 27, 0) INTA PIRQA
132 PCI_BDF(0, 28, 0) INTA PIRQA
133 PCI_BDF(0, 28, 1) INTB PIRQB
134 PCI_BDF(0, 28, 2) INTC PIRQC
135 PCI_BDF(0, 28, 3) INTD PIRQD
136 PCI_BDF(0, 29, 0) INTA PIRQA
137 PCI_BDF(0, 30, 0) INTA PIRQA
138 PCI_BDF(0, 30, 1) INTD PIRQD
139 PCI_BDF(0, 30, 2) INTB PIRQB
140 PCI_BDF(0, 30, 3) INTC PIRQC
141 PCI_BDF(0, 30, 4) INTD PIRQD
142 PCI_BDF(0, 30, 5) INTB PIRQB
143 PCI_BDF(0, 31, 3) INTB PIRQB
144
145 /*
146 * PCIe root ports downstream
147 * interrupts
148 */
149 PCI_BDF(1, 0, 0) INTA PIRQA
150 PCI_BDF(1, 0, 0) INTB PIRQB
151 PCI_BDF(1, 0, 0) INTC PIRQC
152 PCI_BDF(1, 0, 0) INTD PIRQD
153 PCI_BDF(2, 0, 0) INTA PIRQB
154 PCI_BDF(2, 0, 0) INTB PIRQC
155 PCI_BDF(2, 0, 0) INTC PIRQD
156 PCI_BDF(2, 0, 0) INTD PIRQA
157 PCI_BDF(3, 0, 0) INTA PIRQC
158 PCI_BDF(3, 0, 0) INTB PIRQD
159 PCI_BDF(3, 0, 0) INTC PIRQA
160 PCI_BDF(3, 0, 0) INTD PIRQB
161 PCI_BDF(4, 0, 0) INTA PIRQD
162 PCI_BDF(4, 0, 0) INTB PIRQA
163 PCI_BDF(4, 0, 0) INTC PIRQB
164 PCI_BDF(4, 0, 0) INTD PIRQC
165 >;
166 };
167
Bin Meng81aaa3d2016-01-27 00:56:34 -0800168 spi: spi {
Simon Glassf2b85ab2016-01-18 20:19:21 -0700169 #address-cells = <1>;
170 #size-cells = <0>;
Bin Meng1f9eb592016-02-01 01:40:37 -0800171 compatible = "intel,ich9-spi";
Simon Glassf2b85ab2016-01-18 20:19:21 -0700172 spi-flash@0 {
173 #address-cells = <1>;
174 #size-cells = <1>;
175 reg = <0>;
176 compatible = "winbond,w25q64dw",
177 "spi-flash";
178 memory-map = <0xff800000 0x00800000>;
179 rw-mrc-cache {
180 label = "rw-mrc-cache";
181 reg = <0x006e0000 0x00010000>;
182 };
183 };
184 };
Bin Meng3ddc1c72016-02-01 01:40:47 -0800185
186 gpioa {
187 compatible = "intel,ich6-gpio";
188 u-boot,dm-pre-reloc;
189 reg = <0 0x20>;
190 bank-name = "A";
191 };
192
193 gpiob {
194 compatible = "intel,ich6-gpio";
195 u-boot,dm-pre-reloc;
196 reg = <0x20 0x20>;
197 bank-name = "B";
198 };
199
200 gpioc {
201 compatible = "intel,ich6-gpio";
202 u-boot,dm-pre-reloc;
203 reg = <0x40 0x20>;
204 bank-name = "C";
205 };
206
207 gpiod {
208 compatible = "intel,ich6-gpio";
209 u-boot,dm-pre-reloc;
210 reg = <0x60 0x20>;
211 bank-name = "D";
212 };
213
214 gpioe {
215 compatible = "intel,ich6-gpio";
216 u-boot,dm-pre-reloc;
217 reg = <0x80 0x20>;
218 bank-name = "E";
219 };
220
221 gpiof {
222 compatible = "intel,ich6-gpio";
223 u-boot,dm-pre-reloc;
224 reg = <0xA0 0x20>;
225 bank-name = "F";
226 };
Bin Mengfe3fbd32015-07-30 03:49:18 -0700227 };
Bin Meng9b911be2015-07-30 03:49:17 -0700228 };
229
Andrew Bradfordf3b84a32015-08-07 08:36:35 -0400230 fsp {
231 compatible = "intel,baytrail-fsp";
232 fsp,mrc-init-tseg-size = <0>;
233 fsp,mrc-init-mmio-size = <0x800>;
234 fsp,mrc-init-spd-addr1 = <0xa0>;
235 fsp,mrc-init-spd-addr2 = <0xa2>;
Bin Meng58d1fed2016-06-08 05:07:34 -0700236 fsp,emmc-boot-mode = <1>;
Andrew Bradfordf3b84a32015-08-07 08:36:35 -0400237 fsp,enable-sdio;
238 fsp,enable-sdcard;
239 fsp,enable-hsuart1;
240 fsp,enable-spi;
241 fsp,enable-sata;
242 fsp,sata-mode = <1>;
243 fsp,enable-lpe;
244 fsp,lpss-sio-enable-pci-mode;
245 fsp,enable-dma0;
246 fsp,enable-dma1;
247 fsp,enable-i2c0;
248 fsp,enable-i2c1;
249 fsp,enable-i2c2;
250 fsp,enable-i2c3;
251 fsp,enable-i2c4;
252 fsp,enable-i2c5;
253 fsp,enable-i2c6;
254 fsp,enable-pwm0;
255 fsp,enable-pwm1;
256 fsp,igd-dvmt50-pre-alloc = <2>;
257 fsp,aperture-size = <2>;
258 fsp,gtt-size = <2>;
259 fsp,serial-debug-port-address = <0x3f8>;
260 fsp,serial-debug-port-type = <1>;
261 fsp,scc-enable-pci-mode;
262 fsp,os-selection = <4>;
263 fsp,emmc45-ddr50-enabled;
264 fsp,emmc45-retune-timer-value = <8>;
265 fsp,enable-igd;
266 };
267
Bin Meng9b911be2015-07-30 03:49:17 -0700268 microcode {
269 update@0 {
270#include "microcode/m0230671117.dtsi"
271 };
Bin Meng5fb01512015-08-15 14:37:50 -0600272 update@1 {
Bin Mengbab4b962016-05-23 15:25:20 +0800273#include "microcode/m0130673325.dtsi"
Bin Meng5fb01512015-08-15 14:37:50 -0600274 };
275 update@2 {
Bin Mengbab4b962016-05-23 15:25:20 +0800276#include "microcode/m0130679907.dtsi"
Bin Meng5fb01512015-08-15 14:37:50 -0600277 };
Bin Meng9b911be2015-07-30 03:49:17 -0700278 };
279
280};