blob: 739d392edc2af7989b9eabd1f7b309b100a87720 [file] [log] [blame]
Sanjeev Premi39708842011-10-25 06:11:30 +00001/*
2 * Common configuration settings for the TI OMAP3 EVM board.
3 *
4 * Copyright (C) 2006-2011 Texas Instruments Incorporated - http://www.ti.com/
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Sanjeev Premi39708842011-10-25 06:11:30 +00007 */
8
9#ifndef __OMAP3_EVM_COMMON_H
10#define __OMAP3_EVM_COMMON_H
11
12/*
13 * High level configuration options
14 */
15#define CONFIG_OMAP /* This is TI OMAP core */
16#define CONFIG_OMAP34XX /* belonging to 34XX family */
Marek Vasut308252a2012-07-21 05:02:23 +000017#define CONFIG_OMAP_GPIO
Lokesh Vutla806d2792013-07-30 11:36:30 +053018#define CONFIG_OMAP_COMMON
Sanjeev Premi39708842011-10-25 06:11:30 +000019
20#define CONFIG_SDRC /* The chip has SDRC controller */
21
22#define CONFIG_OMAP3_EVM /* This is a OMAP3 EVM */
Sanjeev Premi39708842011-10-25 06:11:30 +000023#define CONFIG_TWL4030_POWER /* with TWL4030 PMIC */
24
Sanjeev Premi39708842011-10-25 06:11:30 +000025/*
26 * Clock related definitions
27 */
28#define V_OSCK 26000000 /* Clock output from T2 */
29#define V_SCLK (V_OSCK >> 1)
30
31/*
32 * OMAP3 has 12 GP timers, they can be driven by the system clock
33 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
34 * This rate is divided by a local divisor.
35 */
36#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
37#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Sanjeev Premi39708842011-10-25 06:11:30 +000038
39/* Size of environment - 128KB */
40#define CONFIG_ENV_SIZE (128 << 10)
41
42/* Size of malloc pool */
43#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
44
45/*
Sanjeev Premi39708842011-10-25 06:11:30 +000046 * Physical Memory Map
47 * Note 1: CS1 may or may not be populated
48 * Note 2: SDRAM size is expected to be at least 32MB
49 */
50#define CONFIG_NR_DRAM_BANKS 2
51#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Sanjeev Premi39708842011-10-25 06:11:30 +000052#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
53
Sanjeev Premi39708842011-10-25 06:11:30 +000054/* Limits for memtest */
55#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
56#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
57 0x01F00000) /* 31MB */
58
59/* Default load address */
60#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0)
61
62/* -----------------------------------------------------------------------------
63 * Hardware drivers
64 * -----------------------------------------------------------------------------
65 */
66
67/*
68 * NS16550 Configuration
69 */
70#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
71
72#define CONFIG_SYS_NS16550
73#define CONFIG_SYS_NS16550_SERIAL
74#define CONFIG_SYS_NS16550_REG_SIZE (-4)
75#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
76
77/*
78 * select serial console configuration
79 */
80#define CONFIG_CONS_INDEX 1
81#define CONFIG_SERIAL1 1 /* UART1 on OMAP3 EVM */
82#define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
83#define CONFIG_BAUDRATE 115200
84#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
85 115200}
86
87/*
88 * I2C
89 */
Heiko Schocher6789e842013-10-22 11:03:18 +020090#define CONFIG_SYS_I2C
91#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
92#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
93#define CONFIG_SYS_I2C_OMAP34XX
Sanjeev Premi39708842011-10-25 06:11:30 +000094
95/*
96 * PISMO support
97 */
Sanjeev Premi39708842011-10-25 06:11:30 +000098/* Monitor at start of flash - Reserve 2 sectors */
99#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
100
101#define CONFIG_SYS_MONITOR_LEN (256 << 10)
102
103/* Start location & size of environment */
104#define ONENAND_ENV_OFFSET 0x260000
105#define SMNAND_ENV_OFFSET 0x260000
106
107#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
108
109/*
110 * NAND
111 */
112/* Physical address to access NAND */
113#define CONFIG_SYS_NAND_ADDR NAND_BASE
114
115/* Physical address to access NAND at CS0 */
116#define CONFIG_SYS_NAND_BASE NAND_BASE
117
118/* Max number of NAND devices */
119#define CONFIG_SYS_MAX_NAND_DEVICE 1
pekon guptab80a6602014-05-06 00:46:19 +0530120#define CONFIG_SYS_NAND_BUSWIDTH_16BIT 16
Sanjeev Premi39708842011-10-25 06:11:30 +0000121/* Timeout values (in ticks) */
122#define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
123#define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
124
125/* Flash banks JFFS2 should use */
126#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
127 CONFIG_SYS_MAX_NAND_DEVICE)
128
129#define CONFIG_SYS_JFFS2_MEM_NAND
130#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
131#define CONFIG_SYS_JFFS2_NUM_BANKS 1
132
133#define CONFIG_JFFS2_NAND
134/* nand device jffs2 lives on */
135#define CONFIG_JFFS2_DEV "nand0"
136/* Start of jffs2 partition */
137#define CONFIG_JFFS2_PART_OFFSET 0x680000
138/* Size of jffs2 partition */
139#define CONFIG_JFFS2_PART_SIZE 0xf980000
140
141/*
142 * USB
143 */
144#ifdef CONFIG_USB_OMAP3
145
146#ifdef CONFIG_MUSB_HCD
147#define CONFIG_CMD_USB
148
149#define CONFIG_USB_STORAGE
150#define CONGIG_CMD_STORAGE
151#define CONFIG_CMD_FAT
152
153#ifdef CONFIG_USB_KEYBOARD
154#define CONFIG_SYS_USB_EVENT_POLL
155#define CONFIG_PREBOOT "usb start"
156#endif /* CONFIG_USB_KEYBOARD */
157
158#endif /* CONFIG_MUSB_HCD */
159
160#ifdef CONFIG_MUSB_UDC
161/* USB device configuration */
162#define CONFIG_USB_DEVICE
163#define CONFIG_USB_TTY
164#define CONFIG_SYS_CONSOLE_IS_IN_ENV
165
166/* Change these to suit your needs */
167#define CONFIG_USBD_VENDORID 0x0451
168#define CONFIG_USBD_PRODUCTID 0x5678
169#define CONFIG_USBD_MANUFACTURER "Texas Instruments"
170#define CONFIG_USBD_PRODUCT_NAME "EVM"
171#endif /* CONFIG_MUSB_UDC */
172
173#endif /* CONFIG_USB_OMAP3 */
174
175/* ----------------------------------------------------------------------------
176 * U-boot features
177 * ----------------------------------------------------------------------------
178 */
179#define CONFIG_SYS_PROMPT "OMAP3_EVM # "
Sanjeev Premi39708842011-10-25 06:11:30 +0000180#define CONFIG_SYS_MAXARGS 16 /* max args for a command */
181
182#define CONFIG_MISC_INIT_R
183
184#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
185#define CONFIG_SETUP_MEMORY_TAGS
186#define CONFIG_INITRD_TAG
187#define CONFIG_REVISION_TAG
188
189/* Size of Console IO buffer */
190#define CONFIG_SYS_CBSIZE 512
191
192/* Size of print buffer */
193#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
194 sizeof(CONFIG_SYS_PROMPT) + 16)
195
196/* Size of bootarg buffer */
197#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
198
199#define CONFIG_BOOTFILE "uImage"
200
201/*
202 * NAND / OneNAND
203 */
204#if defined(CONFIG_CMD_NAND)
pekon gupta222a3112014-07-18 17:59:41 +0530205#define CONFIG_SYS_FLASH_BASE NAND_BASE
Sanjeev Premi39708842011-10-25 06:11:30 +0000206
207#define CONFIG_NAND_OMAP_GPMC
Sanjeev Premi39708842011-10-25 06:11:30 +0000208#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
209#elif defined(CONFIG_CMD_ONENAND)
pekon gupta222a3112014-07-18 17:59:41 +0530210#define CONFIG_SYS_FLASH_BASE ONENAND_MAP
Sanjeev Premi39708842011-10-25 06:11:30 +0000211#define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
Sanjeev Premiedc633e2011-10-25 06:11:33 +0000212#endif
Sanjeev Premi39708842011-10-25 06:11:30 +0000213
Sanjeev Premiedc633e2011-10-25 06:11:33 +0000214#if !defined(CONFIG_ENV_IS_NOWHERE)
215#if defined(CONFIG_CMD_NAND)
216#define CONFIG_ENV_IS_IN_NAND
217#elif defined(CONFIG_CMD_ONENAND)
Sanjeev Premi39708842011-10-25 06:11:30 +0000218#define CONFIG_ENV_IS_IN_ONENAND
219#define CONFIG_ENV_OFFSET ONENAND_ENV_OFFSET
220#endif
Sanjeev Premiedc633e2011-10-25 06:11:33 +0000221#endif /* CONFIG_ENV_IS_NOWHERE */
Sanjeev Premi39708842011-10-25 06:11:30 +0000222
223#define CONFIG_ENV_ADDR CONFIG_ENV_OFFSET
224
225#if defined(CONFIG_CMD_NET)
226
227/* Ethernet (SMSC9115 from SMSC9118 family) */
Sanjeev Premi39708842011-10-25 06:11:30 +0000228#define CONFIG_SMC911X
229#define CONFIG_SMC911X_32_BIT
230#define CONFIG_SMC911X_BASE 0x2C000000
231
232/* BOOTP fields */
233#define CONFIG_BOOTP_SUBNETMASK 0x00000001
234#define CONFIG_BOOTP_GATEWAY 0x00000002
235#define CONFIG_BOOTP_HOSTNAME 0x00000004
236#define CONFIG_BOOTP_BOOTPATH 0x00000010
237
238#endif /* CONFIG_CMD_NET */
239
240/* Support for relocation */
241#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
242#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
243#define CONFIG_SYS_INIT_RAM_SIZE 0x800
244#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
245 CONFIG_SYS_INIT_RAM_SIZE - \
246 GENERATED_GBL_DATA_SIZE)
247
248/* -----------------------------------------------------------------------------
249 * Board specific
250 * -----------------------------------------------------------------------------
251 */
252#define CONFIG_SYS_NO_FLASH
253
254/* Uncomment to define the board revision statically */
255/* #define CONFIG_STATIC_BOARD_REV OMAP3EVM_BOARD_GEN_2 */
256
Aneesh V8e408522011-11-21 23:38:59 +0000257#define CONFIG_SYS_CACHELINE_SIZE 64
258
Tom Rini673283f2011-11-18 12:48:09 +0000259/* Defines for SPL */
260#define CONFIG_SPL
Tom Rini47f7bca2012-08-13 12:03:19 -0700261#define CONFIG_SPL_FRAMEWORK
Tom Rini673283f2011-11-18 12:48:09 +0000262#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinie0820cc2012-05-08 07:29:31 +0000263#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
Tom Rini673283f2011-11-18 12:48:09 +0000264#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
265
266#define CONFIG_SPL_BSS_START_ADDR 0x80000000
267#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
268
Tom Rini49175c42012-05-08 07:29:32 +0000269#define CONFIG_SPL_BOARD_INIT
Tom Rini673283f2011-11-18 12:48:09 +0000270#define CONFIG_SPL_LIBCOMMON_SUPPORT
271#define CONFIG_SPL_LIBDISK_SUPPORT
272#define CONFIG_SPL_I2C_SUPPORT
273#define CONFIG_SPL_LIBGENERIC_SUPPORT
274#define CONFIG_SPL_SERIAL_SUPPORT
275#define CONFIG_SPL_POWER_SUPPORT
276#define CONFIG_SPL_OMAP3_ID_NAND
277#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
278
279/*
280 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
281 * 64 bytes before this address should be set aside for u-boot.img's
282 * header. That is 0x800FFFC0--0x80100000 should not be used for any
283 * other needs.
284 */
285#define CONFIG_SYS_TEXT_BASE 0x80100000
286#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
287#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
288
Sanjeev Premi39708842011-10-25 06:11:30 +0000289#endif /* __OMAP3_EVM_COMMON_H */