blob: aec8077f10b3e2b7f82e0c2bf504f5183ce89058 [file] [log] [blame]
Michal Simek185f7d92012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +000010 */
11
12#include <common.h>
Michal Simek6889ca72015-11-30 14:14:56 +010013#include <dm.h>
Michal Simek185f7d92012-09-13 20:23:34 +000014#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020015#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000016#include <config.h>
Michal Simekb8de29f2015-09-24 20:13:45 +020017#include <console.h>
Michal Simek185f7d92012-09-13 20:23:34 +000018#include <malloc.h>
19#include <asm/io.h>
20#include <phy.h>
21#include <miiphy.h>
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +010022#include <wait_bit.h>
Michal Simek185f7d92012-09-13 20:23:34 +000023#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053024#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020025#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020026#include <asm/arch/sys_proto.h>
Michal Simeke4d23182015-08-17 09:57:46 +020027#include <asm-generic/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000028
Michal Simek6889ca72015-11-30 14:14:56 +010029DECLARE_GLOBAL_DATA_PTR;
30
Michal Simek185f7d92012-09-13 20:23:34 +000031/* Bit/mask specification */
32#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
33#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
34#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
35#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
36#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
37
38#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
39#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
40#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
41
42#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
43#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
44#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
45
46/* Wrap bit, last descriptor */
47#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
48#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020049#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000050
Michal Simek185f7d92012-09-13 20:23:34 +000051#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
52#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
53#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
54#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
55
Michal Simek80243522012-10-15 14:01:23 +020056#define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
57#define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
58#define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
59#define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +053060#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x080000000 /* SGMII Enable */
61#define ZYNQ_GEM_NWCFG_PCS_SEL 0x000000800 /* PCS select */
Michal Simekf17ea712015-09-08 17:20:01 +020062#ifdef CONFIG_ARM64
63#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000100000 /* Div pclk by 64, max 160MHz */
64#else
Michal Simek6777f382015-09-08 17:07:01 +020065#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x0000c0000 /* Div pclk by 48, max 120MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020066#endif
Michal Simek185f7d92012-09-13 20:23:34 +000067
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053068#ifdef CONFIG_ARM64
69# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
70#else
71# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
72#endif
73
74#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
75 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000076 ZYNQ_GEM_NWCFG_FSREM | \
77 ZYNQ_GEM_NWCFG_MDCCLKDIV)
78
79#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
80
81#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
82/* Use full configured addressable space (8 Kb) */
83#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
84/* Use full configured addressable space (4 Kb) */
85#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
86/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
87#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
88
89#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
90 ZYNQ_GEM_DMACR_RXSIZE | \
91 ZYNQ_GEM_DMACR_TXSIZE | \
92 ZYNQ_GEM_DMACR_RXBUF)
93
Michal Simeke4d23182015-08-17 09:57:46 +020094#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
95
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +053096#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
97
Michal Simekf97d7e82013-04-22 14:41:09 +020098/* Use MII register 1 (MII status register) to detect PHY */
99#define PHY_DETECT_REG 1
100
101/* Mask used to verify certain PHY features (or register contents)
102 * in the register above:
103 * 0x1000: 10Mbps full duplex support
104 * 0x0800: 10Mbps half duplex support
105 * 0x0008: Auto-negotiation support
106 */
107#define PHY_DETECT_MASK 0x1808
108
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530109/* TX BD status masks */
110#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
111#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
112#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
113
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800114/* Clock frequencies for different speeds */
115#define ZYNQ_GEM_FREQUENCY_10 2500000UL
116#define ZYNQ_GEM_FREQUENCY_100 25000000UL
117#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
118
Michal Simek185f7d92012-09-13 20:23:34 +0000119/* Device registers */
120struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200121 u32 nwctrl; /* 0x0 - Network Control reg */
122 u32 nwcfg; /* 0x4 - Network Config reg */
123 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000124 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200125 u32 dmacr; /* 0x10 - DMA Control reg */
126 u32 txsr; /* 0x14 - TX Status reg */
127 u32 rxqbase; /* 0x18 - RX Q Base address reg */
128 u32 txqbase; /* 0x1c - TX Q Base address reg */
129 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000130 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200131 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000132 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200133 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000134 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200135 u32 hashl; /* 0x80 - Hash Low address reg */
136 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000137#define LADDR_LOW 0
138#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200139 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
140 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000141 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200142#define STAT_SIZE 44
143 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530144 u32 reserved9[20];
145 u32 pcscntrl;
146 u32 reserved7[143];
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700147 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
148 u32 reserved8[15];
149 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Michal Simek185f7d92012-09-13 20:23:34 +0000150};
151
152/* BD descriptors */
153struct emac_bd {
154 u32 addr; /* Next descriptor pointer */
155 u32 status;
156};
157
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530158#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530159/* Page table entries are set to 1MB, or multiples of 1MB
160 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
161 */
162#define BD_SPACE 0x100000
163/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200164#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000165
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700166/* Setup the first free TX descriptor */
167#define TX_FREE_DESC 2
168
Michal Simek185f7d92012-09-13 20:23:34 +0000169/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
170struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530171 struct emac_bd *tx_bd;
172 struct emac_bd *rx_bd;
173 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000174 u32 rxbd_current;
175 u32 rx_first_buf;
176 int phyaddr;
David Andrey01fbf312013-04-05 17:24:24 +0200177 u32 emio;
Michal Simek05868752013-01-24 13:04:12 +0100178 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100179 struct zynq_gem_regs *iobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200180 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000181 struct phy_device *phydev;
182 struct mii_dev *bus;
183};
184
Michal Simek3fac2722015-11-30 10:09:43 +0100185static inline int mdio_wait(struct zynq_gem_regs *regs)
Michal Simek185f7d92012-09-13 20:23:34 +0000186{
Michal Simek4c8b7bf2012-10-16 17:37:11 +0200187 u32 timeout = 20000;
Michal Simek185f7d92012-09-13 20:23:34 +0000188
189 /* Wait till MDIO interface is ready to accept a new transaction. */
190 while (--timeout) {
191 if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
192 break;
193 WATCHDOG_RESET();
194 }
195
196 if (!timeout) {
197 printf("%s: Timeout\n", __func__);
198 return 1;
199 }
200
201 return 0;
202}
203
Michal Simekf2fc2762015-11-30 10:24:15 +0100204static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
205 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000206{
207 u32 mgtcr;
Michal Simekf2fc2762015-11-30 10:24:15 +0100208 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000209
Michal Simek3fac2722015-11-30 10:09:43 +0100210 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000211 return 1;
212
213 /* Construct mgtcr mask for the operation */
214 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
215 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
216 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
217
218 /* Write mgtcr and wait for completion */
219 writel(mgtcr, &regs->phymntnc);
220
Michal Simek3fac2722015-11-30 10:09:43 +0100221 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000222 return 1;
223
224 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
225 *data = readl(&regs->phymntnc);
226
227 return 0;
228}
229
Michal Simekf2fc2762015-11-30 10:24:15 +0100230static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
231 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000232{
Michal Simek198e9a42015-10-07 16:34:51 +0200233 u32 ret;
234
Michal Simekf2fc2762015-11-30 10:24:15 +0100235 ret = phy_setup_op(priv, phy_addr, regnum,
236 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200237
238 if (!ret)
239 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
240 phy_addr, regnum, *val);
241
242 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000243}
244
Michal Simekf2fc2762015-11-30 10:24:15 +0100245static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
246 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000247{
Michal Simek198e9a42015-10-07 16:34:51 +0200248 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
249 regnum, data);
250
Michal Simekf2fc2762015-11-30 10:24:15 +0100251 return phy_setup_op(priv, phy_addr, regnum,
252 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000253}
254
Michal Simek6889ca72015-11-30 14:14:56 +0100255static int phy_detection(struct udevice *dev)
Michal Simekf97d7e82013-04-22 14:41:09 +0200256{
257 int i;
258 u16 phyreg;
259 struct zynq_gem_priv *priv = dev->priv;
260
261 if (priv->phyaddr != -1) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100262 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200263 if ((phyreg != 0xFFFF) &&
264 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
265 /* Found a valid PHY address */
266 debug("Default phy address %d is valid\n",
267 priv->phyaddr);
Michal Simekb9047252015-11-30 13:38:32 +0100268 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200269 } else {
270 debug("PHY address is not setup correctly %d\n",
271 priv->phyaddr);
272 priv->phyaddr = -1;
273 }
274 }
275
276 debug("detecting phy address\n");
277 if (priv->phyaddr == -1) {
278 /* detect the PHY address */
279 for (i = 31; i >= 0; i--) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100280 phyread(priv, i, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200281 if ((phyreg != 0xFFFF) &&
282 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
283 /* Found a valid PHY address */
284 priv->phyaddr = i;
285 debug("Found valid phy address, %d\n", i);
Michal Simekb9047252015-11-30 13:38:32 +0100286 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200287 }
288 }
289 }
290 printf("PHY is not detected\n");
Michal Simekb9047252015-11-30 13:38:32 +0100291 return -1;
Michal Simekf97d7e82013-04-22 14:41:09 +0200292}
293
Michal Simek6889ca72015-11-30 14:14:56 +0100294static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000295{
296 u32 i, macaddrlow, macaddrhigh;
Michal Simek6889ca72015-11-30 14:14:56 +0100297 struct eth_pdata *pdata = dev_get_platdata(dev);
298 struct zynq_gem_priv *priv = dev_get_priv(dev);
299 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000300
301 /* Set the MAC bits [31:0] in BOT */
Michal Simek6889ca72015-11-30 14:14:56 +0100302 macaddrlow = pdata->enetaddr[0];
303 macaddrlow |= pdata->enetaddr[1] << 8;
304 macaddrlow |= pdata->enetaddr[2] << 16;
305 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek185f7d92012-09-13 20:23:34 +0000306
307 /* Set MAC bits [47:32] in TOP */
Michal Simek6889ca72015-11-30 14:14:56 +0100308 macaddrhigh = pdata->enetaddr[4];
309 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek185f7d92012-09-13 20:23:34 +0000310
311 for (i = 0; i < 4; i++) {
312 writel(0, &regs->laddr[i][LADDR_LOW]);
313 writel(0, &regs->laddr[i][LADDR_HIGH]);
314 /* Do not use MATCHx register */
315 writel(0, &regs->match[i]);
316 }
317
318 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
319 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
320
321 return 0;
322}
323
Michal Simek6889ca72015-11-30 14:14:56 +0100324static int zynq_phy_init(struct udevice *dev)
Michal Simek68cc3bd2015-11-30 13:54:43 +0100325{
326 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100327 struct zynq_gem_priv *priv = dev_get_priv(dev);
328 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100329 const u32 supported = SUPPORTED_10baseT_Half |
330 SUPPORTED_10baseT_Full |
331 SUPPORTED_100baseT_Half |
332 SUPPORTED_100baseT_Full |
333 SUPPORTED_1000baseT_Half |
334 SUPPORTED_1000baseT_Full;
335
Michal Simekc8e29272015-11-30 13:58:36 +0100336 /* Enable only MDIO bus */
337 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
338
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530339 if (priv->interface != PHY_INTERFACE_MODE_SGMII) {
340 ret = phy_detection(dev);
341 if (ret) {
342 printf("GEM PHY init failed\n");
343 return ret;
344 }
Michal Simek68cc3bd2015-11-30 13:54:43 +0100345 }
346
347 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
348 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100349 if (!priv->phydev)
350 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100351
352 priv->phydev->supported = supported | ADVERTISED_Pause |
353 ADVERTISED_Asym_Pause;
354 priv->phydev->advertising = priv->phydev->supported;
355 phy_config(priv->phydev);
356
357 return 0;
358}
359
Michal Simek6889ca72015-11-30 14:14:56 +0100360static int zynq_gem_init(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000361{
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530362 u32 i, nwconfig;
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800363 unsigned long clk_rate = 0;
Michal Simek6889ca72015-11-30 14:14:56 +0100364 struct zynq_gem_priv *priv = dev_get_priv(dev);
365 struct zynq_gem_regs *regs = priv->iobase;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700366 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
367 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000368
Michal Simek05868752013-01-24 13:04:12 +0100369 if (!priv->init) {
370 /* Disable all interrupts */
371 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000372
Michal Simek05868752013-01-24 13:04:12 +0100373 /* Disable the receiver & transmitter */
374 writel(0, &regs->nwctrl);
375 writel(0, &regs->txsr);
376 writel(0, &regs->rxsr);
377 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000378
Michal Simek05868752013-01-24 13:04:12 +0100379 /* Clear the Hash registers for the mac address
380 * pointed by AddressPtr
381 */
382 writel(0x0, &regs->hashl);
383 /* Write bits [63:32] in TOP */
384 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000385
Michal Simek05868752013-01-24 13:04:12 +0100386 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200387 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100388 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000389
Michal Simek05868752013-01-24 13:04:12 +0100390 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530391 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000392
Michal Simek05868752013-01-24 13:04:12 +0100393 for (i = 0; i < RX_BUF; i++) {
394 priv->rx_bd[i].status = 0xF0000000;
395 priv->rx_bd[i].addr =
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530396 ((ulong)(priv->rxbuffers) +
Michal Simek185f7d92012-09-13 20:23:34 +0000397 (i * PKTSIZE_ALIGN));
Michal Simek05868752013-01-24 13:04:12 +0100398 }
399 /* WRAP bit to last BD */
400 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
401 /* Write RxBDs to IP */
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530402 writel((ulong)priv->rx_bd, &regs->rxqbase);
Michal Simek185f7d92012-09-13 20:23:34 +0000403
Michal Simek05868752013-01-24 13:04:12 +0100404 /* Setup for DMA Configuration register */
405 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000406
Michal Simek05868752013-01-24 13:04:12 +0100407 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200408 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000409
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700410 /* Disable the second priority queue */
411 dummy_tx_bd->addr = 0;
412 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
413 ZYNQ_GEM_TXBUF_LAST_MASK|
414 ZYNQ_GEM_TXBUF_USED_MASK;
415
416 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
417 ZYNQ_GEM_RXBUF_NEW_MASK;
418 dummy_rx_bd->status = 0;
419 flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
420 sizeof(dummy_tx_bd));
421 flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
422 sizeof(dummy_rx_bd));
423
424 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
425 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
426
Michal Simek05868752013-01-24 13:04:12 +0100427 priv->init++;
428 }
429
Michal Simek64a7ead2015-11-30 13:44:49 +0100430 phy_startup(priv->phydev);
Michal Simek185f7d92012-09-13 20:23:34 +0000431
Michal Simek64a7ead2015-11-30 13:44:49 +0100432 if (!priv->phydev->link) {
433 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100434 return -1;
435 }
436
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530437 nwconfig = ZYNQ_GEM_NWCFG_INIT;
438
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530439 if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530440 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
441 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530442#ifdef CONFIG_ARM64
443 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
444 &regs->pcscntrl);
445#endif
446 }
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530447
Michal Simek64a7ead2015-11-30 13:44:49 +0100448 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200449 case SPEED_1000:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530450 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simek80243522012-10-15 14:01:23 +0200451 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800452 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200453 break;
454 case SPEED_100:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530455 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek242b1542015-09-08 16:55:42 +0200456 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800457 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200458 break;
459 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800460 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200461 break;
462 }
David Andrey01fbf312013-04-05 17:24:24 +0200463
464 /* Change the rclk and clk only not using EMIO interface */
465 if (!priv->emio)
Michal Simek6889ca72015-11-30 14:14:56 +0100466 zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800467 ZYNQ_GEM_BASEADDR0, clk_rate);
Michal Simek80243522012-10-15 14:01:23 +0200468
469 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
470 ZYNQ_GEM_NWCTRL_TXEN_MASK);
471
Michal Simek185f7d92012-09-13 20:23:34 +0000472 return 0;
473}
474
Michal Simek6889ca72015-11-30 14:14:56 +0100475static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek185f7d92012-09-13 20:23:34 +0000476{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530477 u32 addr, size;
Michal Simek6889ca72015-11-30 14:14:56 +0100478 struct zynq_gem_priv *priv = dev_get_priv(dev);
479 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200480 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000481
Michal Simek185f7d92012-09-13 20:23:34 +0000482 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530483 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000484
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530485 priv->tx_bd->addr = (ulong)ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530486 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200487 ZYNQ_GEM_TXBUF_LAST_MASK;
488 /* Dummy descriptor to mark it as the last in descriptor chain */
489 current_bd->addr = 0x0;
490 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
491 ZYNQ_GEM_TXBUF_LAST_MASK|
492 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530493
Michal Simek45c07742015-08-17 09:50:09 +0200494 /* setup BD */
495 writel((ulong)priv->tx_bd, &regs->txqbase);
496
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530497 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530498 addr &= ~(ARCH_DMA_MINALIGN - 1);
499 size = roundup(len, ARCH_DMA_MINALIGN);
500 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530501
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530502 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530503 addr &= ~(ARCH_DMA_MINALIGN - 1);
504 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
505 flush_dcache_range(addr, addr + size);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530506 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000507
508 /* Start transmit */
509 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
510
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530511 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530512 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
513 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000514
Michal Simeke4d23182015-08-17 09:57:46 +0200515 return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +0100516 true, 20000, true);
Michal Simek185f7d92012-09-13 20:23:34 +0000517}
518
519/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek6889ca72015-11-30 14:14:56 +0100520static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek185f7d92012-09-13 20:23:34 +0000521{
522 int frame_len;
Michal Simek9d9211a2015-12-09 14:26:48 +0100523 u32 addr;
Michal Simek6889ca72015-11-30 14:14:56 +0100524 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000525 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek185f7d92012-09-13 20:23:34 +0000526
527 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek9d9211a2015-12-09 14:26:48 +0100528 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000529
530 if (!(current_bd->status &
531 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
532 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek9d9211a2015-12-09 14:26:48 +0100533 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000534 }
535
536 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek9d9211a2015-12-09 14:26:48 +0100537 if (!frame_len) {
538 printf("%s: Zero size packet?\n", __func__);
539 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000540 }
541
Michal Simek9d9211a2015-12-09 14:26:48 +0100542 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
543 addr &= ~(ARCH_DMA_MINALIGN - 1);
544 *packetp = (uchar *)(uintptr_t)addr;
545
546 return frame_len;
547}
548
549static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
550{
551 struct zynq_gem_priv *priv = dev_get_priv(dev);
552 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
553 struct emac_bd *first_bd;
554
555 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
556 priv->rx_first_buf = priv->rxbd_current;
557 } else {
558 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
559 current_bd->status = 0xF0000000; /* FIXME */
560 }
561
562 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
563 first_bd = &priv->rx_bd[priv->rx_first_buf];
564 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
565 first_bd->status = 0xF0000000;
566 }
567
568 if ((++priv->rxbd_current) >= RX_BUF)
569 priv->rxbd_current = 0;
570
Michal Simekda872d72015-12-09 14:16:32 +0100571 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000572}
573
Michal Simek6889ca72015-11-30 14:14:56 +0100574static void zynq_gem_halt(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000575{
Michal Simek6889ca72015-11-30 14:14:56 +0100576 struct zynq_gem_priv *priv = dev_get_priv(dev);
577 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000578
Michal Simek80243522012-10-15 14:01:23 +0200579 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
580 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000581}
582
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600583__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
584{
585 return -ENOSYS;
586}
587
588static int zynq_gem_read_rom_mac(struct udevice *dev)
589{
590 int retval;
591 struct eth_pdata *pdata = dev_get_platdata(dev);
592
593 retval = zynq_board_read_rom_ethaddr(pdata->enetaddr);
594 if (retval == -ENOSYS)
595 retval = 0;
596
597 return retval;
598}
599
Michal Simek6889ca72015-11-30 14:14:56 +0100600static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
601 int devad, int reg)
Michal Simek185f7d92012-09-13 20:23:34 +0000602{
Michal Simek6889ca72015-11-30 14:14:56 +0100603 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000604 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100605 u16 val;
Michal Simek185f7d92012-09-13 20:23:34 +0000606
Michal Simek6889ca72015-11-30 14:14:56 +0100607 ret = phyread(priv, addr, reg, &val);
608 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
609 return val;
Michal Simek185f7d92012-09-13 20:23:34 +0000610}
611
Michal Simek6889ca72015-11-30 14:14:56 +0100612static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
613 int reg, u16 value)
Michal Simek185f7d92012-09-13 20:23:34 +0000614{
Michal Simek6889ca72015-11-30 14:14:56 +0100615 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000616
Michal Simek6889ca72015-11-30 14:14:56 +0100617 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
618 return phywrite(priv, addr, reg, value);
Michal Simek185f7d92012-09-13 20:23:34 +0000619}
620
Michal Simek6889ca72015-11-30 14:14:56 +0100621static int zynq_gem_probe(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000622{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530623 void *bd_space;
Michal Simek6889ca72015-11-30 14:14:56 +0100624 struct zynq_gem_priv *priv = dev_get_priv(dev);
625 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000626
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530627 /* Align rxbuffers to ARCH_DMA_MINALIGN */
628 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
629 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
630
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530631 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530632 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek9ce1edc2015-04-15 13:31:28 +0200633 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
634 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530635
636 /* Initialize the bd spaces for tx and rx bd's */
637 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530638 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530639
Michal Simek6889ca72015-11-30 14:14:56 +0100640 priv->bus = mdio_alloc();
641 priv->bus->read = zynq_gem_miiphy_read;
642 priv->bus->write = zynq_gem_miiphy_write;
643 priv->bus->priv = priv;
644 strcpy(priv->bus->name, "gem");
Michal Simek185f7d92012-09-13 20:23:34 +0000645
Michal Simek6889ca72015-11-30 14:14:56 +0100646 ret = mdio_register(priv->bus);
Michal Simekc8e29272015-11-30 13:58:36 +0100647 if (ret)
648 return ret;
649
Siva Durga Prasad Paladugue76d2dc2016-03-30 12:29:49 +0530650 return zynq_phy_init(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000651}
Michal Simek6889ca72015-11-30 14:14:56 +0100652
653static int zynq_gem_remove(struct udevice *dev)
654{
655 struct zynq_gem_priv *priv = dev_get_priv(dev);
656
657 free(priv->phydev);
658 mdio_unregister(priv->bus);
659 mdio_free(priv->bus);
660
661 return 0;
662}
663
664static const struct eth_ops zynq_gem_ops = {
665 .start = zynq_gem_init,
666 .send = zynq_gem_send,
667 .recv = zynq_gem_recv,
Michal Simek9d9211a2015-12-09 14:26:48 +0100668 .free_pkt = zynq_gem_free_pkt,
Michal Simek6889ca72015-11-30 14:14:56 +0100669 .stop = zynq_gem_halt,
670 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600671 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek6889ca72015-11-30 14:14:56 +0100672};
673
674static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
675{
676 struct eth_pdata *pdata = dev_get_platdata(dev);
677 struct zynq_gem_priv *priv = dev_get_priv(dev);
678 int offset = 0;
Michal Simek3cdb1452015-11-30 14:17:50 +0100679 const char *phy_mode;
Michal Simek6889ca72015-11-30 14:14:56 +0100680
681 pdata->iobase = (phys_addr_t)dev_get_addr(dev);
682 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
683 /* Hardcode for now */
684 priv->emio = 0;
Michal Simekbcdfef72015-12-09 09:29:12 +0100685 priv->phyaddr = -1;
Michal Simek6889ca72015-11-30 14:14:56 +0100686
687 offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
688 "phy-handle");
689 if (offset > 0)
Michal Simekbcdfef72015-12-09 09:29:12 +0100690 priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
Michal Simek6889ca72015-11-30 14:14:56 +0100691
Michal Simek3cdb1452015-11-30 14:17:50 +0100692 phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
693 if (phy_mode)
694 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
695 if (pdata->phy_interface == -1) {
696 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
697 return -EINVAL;
698 }
699 priv->interface = pdata->phy_interface;
700
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530701 priv->emio = fdtdec_get_bool(gd->fdt_blob, dev->of_offset, "xlnx,emio");
702
Michal Simek3cdb1452015-11-30 14:17:50 +0100703 printf("ZYNQ GEM: %lx, phyaddr %d, interface %s\n", (ulong)priv->iobase,
704 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek6889ca72015-11-30 14:14:56 +0100705
706 return 0;
707}
708
709static const struct udevice_id zynq_gem_ids[] = {
710 { .compatible = "cdns,zynqmp-gem" },
711 { .compatible = "cdns,zynq-gem" },
712 { .compatible = "cdns,gem" },
713 { }
714};
715
716U_BOOT_DRIVER(zynq_gem) = {
717 .name = "zynq_gem",
718 .id = UCLASS_ETH,
719 .of_match = zynq_gem_ids,
720 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
721 .probe = zynq_gem_probe,
722 .remove = zynq_gem_remove,
723 .ops = &zynq_gem_ops,
724 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
725 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
726};