blob: a4dd43065e0b8539a4b906d2335c9c5f65caae96 [file] [log] [blame]
Dave Liu5f820432006-11-03 19:33:44 -06001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
3 *
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010013 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Dave Liu5f820432006-11-03 19:33:44 -060014 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
Dave Liu5f820432006-11-03 19:33:44 -060025/*
26 * High Level Configuration Options
27 */
28#define CONFIG_E300 1 /* E300 family */
29#define CONFIG_QE 1 /* Has QE */
Peter Tyser0f898602009-05-22 17:23:24 -050030#define CONFIG_MPC83xx 1 /* MPC83xx family */
Dave Liu5f820432006-11-03 19:33:44 -060031#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
32#define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020033
34#define CONFIG_SYS_TEXT_BASE 0xFE000000
35
Tony Li14778582007-08-17 10:35:59 +080036#undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */
37#undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */
Dave Liu5f820432006-11-03 19:33:44 -060038
39/*
40 * System Clock Setup
41 */
42#ifdef CONFIG_PCISLAVE
43#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
44#else
45#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
46#endif
47
48#ifndef CONFIG_SYS_CLK_FREQ
49#define CONFIG_SYS_CLK_FREQ 66000000
50#endif
51
52/*
53 * Hardware Reset Configuration Word
54 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_HRCW_LOW (\
Dave Liu5f820432006-11-03 19:33:44 -060056 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
57 HRCWL_DDR_TO_SCB_CLK_1X1 |\
58 HRCWL_CSB_TO_CLKIN_4X1 |\
59 HRCWL_VCO_1X2 |\
60 HRCWL_CE_PLL_VCO_DIV_4 |\
61 HRCWL_CE_PLL_DIV_1X1 |\
62 HRCWL_CE_TO_PLL_1X6 |\
63 HRCWL_CORE_TO_CSB_2X1)
64
65#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_HRCW_HIGH (\
Dave Liu5f820432006-11-03 19:33:44 -060067 HRCWH_PCI_AGENT |\
68 HRCWH_PCI1_ARBITER_DISABLE |\
69 HRCWH_PCICKDRV_DISABLE |\
70 HRCWH_CORE_ENABLE |\
71 HRCWH_FROM_0XFFF00100 |\
72 HRCWH_BOOTSEQ_DISABLE |\
73 HRCWH_SW_WATCHDOG_DISABLE |\
74 HRCWH_ROM_LOC_LOCAL_16BIT)
75#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_HRCW_HIGH (\
Dave Liu5f820432006-11-03 19:33:44 -060077 HRCWH_PCI_HOST |\
78 HRCWH_PCI1_ARBITER_ENABLE |\
79 HRCWH_PCICKDRV_ENABLE |\
80 HRCWH_CORE_ENABLE |\
81 HRCWH_FROM_0X00000100 |\
82 HRCWH_BOOTSEQ_DISABLE |\
83 HRCWH_SW_WATCHDOG_DISABLE |\
84 HRCWH_ROM_LOC_LOCAL_16BIT)
85#endif
86
87/*
88 * System IO Config
89 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_SICRH 0x00000000
91#define CONFIG_SYS_SICRL 0x40000000
Dave Liu5f820432006-11-03 19:33:44 -060092
93#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Tony Li14778582007-08-17 10:35:59 +080094#define CONFIG_BOARD_EARLY_INIT_R
Dave Liu5f820432006-11-03 19:33:44 -060095
96/*
97 * IMMR new address
98 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu5f820432006-11-03 19:33:44 -0600100
101/*
102 * DDR Setup
103 */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500104#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
105#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
106 /* + 256M */
107#define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500109#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
110 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Dave Liu5f820432006-11-03 19:33:44 -0600111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600113
Xie Xiaobob110f402007-02-14 18:27:06 +0800114#define CONFIG_DDR_ECC /* support DDR ECC function */
Dave Liu5f820432006-11-03 19:33:44 -0600115#define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
116
Xie Xiaobob110f402007-02-14 18:27:06 +0800117/*
118 * DDRCDR - DDR Control Driver Register
119 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobob110f402007-02-14 18:27:06 +0800121
Dave Liu5f820432006-11-03 19:33:44 -0600122#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
123#if defined(CONFIG_SPD_EEPROM)
124/*
125 * Determine DDR configuration from I2C interface.
126 */
127#define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */
128#else
129/*
130 * Manually set up DDR parameters
131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaobob110f402007-02-14 18:27:06 +0800133#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500135#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_DDR_CS0_CONFIG 0x80330102
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500137#define CONFIG_SYS_DDR_TIMING_0 0x00220802
138#define CONFIG_SYS_DDR_TIMING_1 0x38357322
139#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
140#define CONFIG_SYS_DDR_TIMING_3 0x00000000
141#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_DDR_MODE 0x47d00432
143#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500144#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
146#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaobob110f402007-02-14 18:27:06 +0800147#else
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500148#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN \
149 | CSCONFIG_ROW_BIT_13 \
150 | CSCONFIG_COL_BIT_9)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
152#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* may need tuning */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500153#define CONFIG_SYS_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */
154#define CONFIG_SYS_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* page mode */
Dave Liu5f820432006-11-03 19:33:44 -0600156#endif
Xie Xiaobob110f402007-02-14 18:27:06 +0800157#endif
Dave Liu5f820432006-11-03 19:33:44 -0600158
159/*
160 * Memory test
161 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
163#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
164#define CONFIG_SYS_MEMTEST_END 0x00100000
Dave Liu5f820432006-11-03 19:33:44 -0600165
166/*
167 * The reserved memory
168 */
169
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200170#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liu5f820432006-11-03 19:33:44 -0600171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
173#define CONFIG_SYS_RAMBOOT
Dave Liu5f820432006-11-03 19:33:44 -0600174#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#undef CONFIG_SYS_RAMBOOT
Dave Liu5f820432006-11-03 19:33:44 -0600176#endif
177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500179#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
180#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Dave Liu5f820432006-11-03 19:33:44 -0600181
182/*
183 * Initial RAM Base Address Setup
184 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_INIT_RAM_LOCK 1
186#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200187#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500188#define CONFIG_SYS_GBL_DATA_OFFSET \
189 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu5f820432006-11-03 19:33:44 -0600190
191/*
192 * Local Bus Configuration & Clock Setup
193 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500194#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
195#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500196#define CONFIG_SYS_LBC_LBCR 0x00000000
Dave Liu5f820432006-11-03 19:33:44 -0600197
198/*
199 * FLASH on the Local Bus
200 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500202#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
204#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500205#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
206#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Dave Liu5f820432006-11-03 19:33:44 -0600207
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500208 /* Window base at flash base */
209#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
Dave Liu5f820432006-11-03 19:33:44 -0600211
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500212#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
213 | (2 << BR_PS_SHIFT) /* 16 bit port */ \
214 | BR_V) /* valid */
215#define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
216 | OR_UPM_XAM \
217 | OR_GPCM_CSNT \
218 | OR_GPCM_ACS_DIV2 \
219 | OR_GPCM_XACS \
220 | OR_GPCM_SCY_15 \
221 | OR_GPCM_TRLX \
222 | OR_GPCM_EHTR \
223 | OR_GPCM_EAD)
Dave Liu5f820432006-11-03 19:33:44 -0600224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
226#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liu5f820432006-11-03 19:33:44 -0600227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#undef CONFIG_SYS_FLASH_CHECKSUM
Dave Liu5f820432006-11-03 19:33:44 -0600229
230/*
231 * BCSR on the Local Bus
232 */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500233#define CONFIG_SYS_BCSR 0xF8000000
234 /* Access window base at BCSR base */
235#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000F /* Access window size 64K */
Dave Liu5f820432006-11-03 19:33:44 -0600237
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500238 /* Port size=8bit, MSEL=GPCM */
239#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_OR1_PRELIM 0xFFFFE9f7 /* length 32K */
Dave Liu5f820432006-11-03 19:33:44 -0600241
242/*
243 * SDRAM on the Local Bus
244 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
246#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Dave Liu5f820432006-11-03 19:33:44 -0600247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_LB_SDRAM /* if board has SRDAM on local bus */
Dave Liu5f820432006-11-03 19:33:44 -0600249
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#ifdef CONFIG_SYS_LB_SDRAM
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400251#define CONFIG_SYS_LBLAWBAR2 0
252#define CONFIG_SYS_LBLAWAR2 0x80000019 /* 64MB */
Dave Liu5f820432006-11-03 19:33:44 -0600253
254/*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
255/*
256 * Base Register 2 and Option Register 2 configure SDRAM.
Dave Liu5f820432006-11-03 19:33:44 -0600257 *
258 * For BR2, need:
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400259 * Base address = BR[0:16] = dynamic
Dave Liu5f820432006-11-03 19:33:44 -0600260 * port size = 32-bits = BR2[19:20] = 11
261 * no parity checking = BR2[21:22] = 00
262 * SDRAM for MSEL = BR2[24:26] = 011
263 * Valid = BR[31] = 1
264 *
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100265 * 0 4 8 12 16 20 24 28
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400266 * xxxx xxxx xxxx xxxx x001 1000 0110 0001 = 00001861
Dave Liu5f820432006-11-03 19:33:44 -0600267 */
268
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400269#define CONFIG_SYS_BR2 0x00001861 /*Port size=32bit, MSEL=SDRAM */
Dave Liu5f820432006-11-03 19:33:44 -0600270
271/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Dave Liu5f820432006-11-03 19:33:44 -0600273 *
274 * For OR2, need:
275 * 64MB mask for AM, OR2[0:7] = 1111 1100
276 * XAM, OR2[17:18] = 11
277 * 9 columns OR2[19-21] = 010
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100278 * 13 rows OR2[23-25] = 100
Dave Liu5f820432006-11-03 19:33:44 -0600279 * EAD set for extra time OR[31] = 1
280 *
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100281 * 0 4 8 12 16 20 24 28
Dave Liu5f820432006-11-03 19:33:44 -0600282 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
283 */
284
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400285#define CONFIG_SYS_OR2 0xfc006901
Dave Liu5f820432006-11-03 19:33:44 -0600286
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500287 /* LB sdram refresh timer, about 6us */
288#define CONFIG_SYS_LBC_LSRT 0x32000000
289 /* LB refresh timer prescal, 266MHz/32 */
290#define CONFIG_SYS_LBC_MRTPR 0x20000000
Dave Liu5f820432006-11-03 19:33:44 -0600291
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
Dave Liu5f820432006-11-03 19:33:44 -0600293
294/*
295 * SDRAM Controller configuration sequence.
296 */
Kumar Gala540dcf12009-03-26 01:34:39 -0500297#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
298#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
299#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
300#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
301#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Dave Liu5f820432006-11-03 19:33:44 -0600302
303#endif
304
305/*
306 * Windows to access PIB via local bus
307 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8010000 /* windows base 0xf8010000 */
309#define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000e /* windows size 32KB */
Dave Liu5f820432006-11-03 19:33:44 -0600310
311/*
312 * CS4 on Local Bus, to PIB
313 */
Stefan Popa0b725852010-11-26 17:09:40 +0000314#define CONFIG_SYS_BR4_PRELIM 0xf8008801 /* CS4 base address at 0xf8008000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
Dave Liu5f820432006-11-03 19:33:44 -0600316
317/*
318 * CS5 on Local Bus, to PIB
319 */
Stefan Popa0b725852010-11-26 17:09:40 +0000320#define CONFIG_SYS_BR5_PRELIM 0xf8010801 /* CS5 base address at 0xf8010000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7 /* size 32KB, port size 8bit, GPCM */
Dave Liu5f820432006-11-03 19:33:44 -0600322
323/*
324 * Serial Port
325 */
326#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_NS16550
328#define CONFIG_SYS_NS16550_SERIAL
329#define CONFIG_SYS_NS16550_REG_SIZE 1
330#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liu5f820432006-11-03 19:33:44 -0600331
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500333 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Dave Liu5f820432006-11-03 19:33:44 -0600334
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
336#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu5f820432006-11-03 19:33:44 -0600337
Kim Phillips22d71a72007-02-27 18:41:08 -0600338#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillipsa059e902010-04-15 17:36:05 -0500339#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Dave Liu5f820432006-11-03 19:33:44 -0600340/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_HUSH_PARSER
342#ifdef CONFIG_SYS_HUSH_PARSER
343#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Dave Liu5f820432006-11-03 19:33:44 -0600344#endif
345
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600346/* pass open firmware flat tree */
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400347#define CONFIG_OF_LIBFDT 1
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600348#define CONFIG_OF_BOARD_SETUP 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600349#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600350
Dave Liu5f820432006-11-03 19:33:44 -0600351/* I2C */
352#define CONFIG_HARD_I2C /* I2C with hardware support */
353#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Timur Tabibe5e6182006-11-03 19:15:00 -0600354#define CONFIG_FSL_I2C
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
356#define CONFIG_SYS_I2C_SLAVE 0x7F
357#define CONFIG_SYS_I2C_NOPROBES {0x52} /* Don't probe these addrs */
358#define CONFIG_SYS_I2C_OFFSET 0x3000
359#define CONFIG_SYS_I2C2_OFFSET 0x3100
Dave Liu5f820432006-11-03 19:33:44 -0600360
361/*
362 * Config on-board RTC
363 */
364#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu5f820432006-11-03 19:33:44 -0600366
367/*
368 * General PCI
369 * Addresses are mapped 1-1.
370 */
Kim Phillips9993e192009-07-18 18:42:13 -0500371#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
372#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
373#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
374#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
375#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
376#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
377#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
378#define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000
379#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
Dave Liu5f820432006-11-03 19:33:44 -0600380
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
382#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
383#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu5f820432006-11-03 19:33:44 -0600384
385
386#ifdef CONFIG_PCI
387
Dave Liu5f820432006-11-03 19:33:44 -0600388#define CONFIG_PCI_PNP /* do pci plug-and-play */
Kim Phillips9993e192009-07-18 18:42:13 -0500389#define CONFIG_83XX_PCI_STREAMING
Dave Liu5f820432006-11-03 19:33:44 -0600390
391#undef CONFIG_EEPRO100
392#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu5f820432006-11-03 19:33:44 -0600394
395#endif /* CONFIG_PCI */
396
397
Anton Vorontsovda6eea02009-09-16 23:22:08 +0400398#define CONFIG_HWCONFIG 1
399
Dave Liu5f820432006-11-03 19:33:44 -0600400/*
Dave Liu7737d5c2006-11-03 12:11:15 -0600401 * QE UEC ethernet configuration
402 */
403#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500404#define CONFIG_ETHPRIME "UEC0"
Dave Liu7737d5c2006-11-03 12:11:15 -0600405#define CONFIG_PHY_MODE_NEED_CHANGE
406
407#define CONFIG_UEC_ETH1 /* GETH1 */
408
409#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
411#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
412#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9
413#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
414#define CONFIG_SYS_UEC1_PHY_ADDR 0
Andy Fleming865ff852011-04-13 00:37:12 -0500415#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100416#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Dave Liu7737d5c2006-11-03 12:11:15 -0600417#endif
418
419#define CONFIG_UEC_ETH2 /* GETH2 */
420
421#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
423#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
424#define CONFIG_SYS_UEC2_TX_CLK QE_CLK4
425#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
426#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500427#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100428#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Dave Liu7737d5c2006-11-03 12:11:15 -0600429#endif
430
431/*
Dave Liu5f820432006-11-03 19:33:44 -0600432 * Environment
433 */
434
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200435#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200436 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500437 #define CONFIG_ENV_ADDR \
438 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200439 #define CONFIG_ENV_SECT_SIZE 0x20000
440 #define CONFIG_ENV_SIZE 0x2000
Dave Liu5f820432006-11-03 19:33:44 -0600441#else
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500442 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200443 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200445 #define CONFIG_ENV_SIZE 0x2000
Dave Liu5f820432006-11-03 19:33:44 -0600446#endif
447
448#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu5f820432006-11-03 19:33:44 -0600450
Jon Loeliger8ea54992007-07-04 22:30:06 -0500451/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500452 * BOOTP options
453 */
454#define CONFIG_BOOTP_BOOTFILESIZE
455#define CONFIG_BOOTP_BOOTPATH
456#define CONFIG_BOOTP_GATEWAY
457#define CONFIG_BOOTP_HOSTNAME
458
459
460/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500461 * Command line configuration.
462 */
463#include <config_cmd_default.h>
464
465#define CONFIG_CMD_PING
466#define CONFIG_CMD_I2C
467#define CONFIG_CMD_ASKENV
Jerry Van Barenb5cdd7d2008-01-12 13:24:14 -0500468#define CONFIG_CMD_SDRAM
Jon Loeliger8ea54992007-07-04 22:30:06 -0500469
Dave Liu5f820432006-11-03 19:33:44 -0600470#if defined(CONFIG_PCI)
Jon Loeliger8ea54992007-07-04 22:30:06 -0500471 #define CONFIG_CMD_PCI
Dave Liu5f820432006-11-03 19:33:44 -0600472#endif
473
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200474#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500475 #undef CONFIG_CMD_SAVEENV
Jon Loeliger8ea54992007-07-04 22:30:06 -0500476 #undef CONFIG_CMD_LOADS
477#endif
478
Dave Liu5f820432006-11-03 19:33:44 -0600479
480#undef CONFIG_WATCHDOG /* watchdog disabled */
481
482/*
483 * Miscellaneous configurable options
484 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200485#define CONFIG_SYS_LONGHELP /* undef to save memory */
486#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
487#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Dave Liu5f820432006-11-03 19:33:44 -0600488
Jon Loeliger8ea54992007-07-04 22:30:06 -0500489#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200490 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dave Liu5f820432006-11-03 19:33:44 -0600491#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200492 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dave Liu5f820432006-11-03 19:33:44 -0600493#endif
494
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500495 /* Print Buffer Size */
496#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
497#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
498 /* Boot Argument Buffer Size */
499#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
500#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Dave Liu5f820432006-11-03 19:33:44 -0600501
502/*
503 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700504 * have to be in the first 256 MB of memory, since this is
Dave Liu5f820432006-11-03 19:33:44 -0600505 * the maximum mapped by the Linux kernel during initialization.
506 */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500507#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Dave Liu5f820432006-11-03 19:33:44 -0600508
509/*
510 * Core HID Setup
511 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500512#define CONFIG_SYS_HID0_INIT 0x000000000
513#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
514 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200515#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu5f820432006-11-03 19:33:44 -0600516
517/*
Dave Liu5f820432006-11-03 19:33:44 -0600518 * MMU Setup
519 */
520
Becky Bruce31d82672008-05-08 19:02:12 -0500521#define CONFIG_HIGH_BATS 1 /* High BATs supported */
522
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400523/* DDR/LBC SDRAM: cacheable */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500524#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
525 | BATL_PP_10 \
526 | BATL_MEMCOHERENCE)
527#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
528 | BATU_BL_256M \
529 | BATU_VS \
530 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200531#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
532#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu5f820432006-11-03 19:33:44 -0600533
534/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500535#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
536 | BATL_PP_10 \
537 | BATL_CACHEINHIBIT \
538 | BATL_GUARDEDSTORAGE)
539#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
540 | BATU_BL_4M \
541 | BATU_VS \
542 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200543#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
544#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu5f820432006-11-03 19:33:44 -0600545
546/* BCSR: cache-inhibit and guarded */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500547#define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR \
548 | BATL_PP_10 \
549 | BATL_CACHEINHIBIT \
550 | BATL_GUARDEDSTORAGE)
551#define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR \
552 | BATU_BL_128K \
553 | BATU_VS \
554 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200555#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
556#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu5f820432006-11-03 19:33:44 -0600557
558/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500559#define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE \
560 | BATL_PP_10 \
561 | BATL_MEMCOHERENCE)
562#define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE \
563 | BATU_BL_32M \
564 | BATU_VS \
565 | BATU_VP)
566#define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE \
567 | BATL_PP_10 \
568 | BATL_CACHEINHIBIT \
569 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200570#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu5f820432006-11-03 19:33:44 -0600571
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400572/* DDR/LBC SDRAM next 256M: cacheable */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500573#define CONFIG_SYS_IBAT4L (CONFIG_SYS_SDRAM_BASE2 \
574 | BATL_PP_10 \
575 | BATL_MEMCOHERENCE)
576#define CONFIG_SYS_IBAT4U (CONFIG_SYS_SDRAM_BASE2 \
577 | BATU_BL_256M \
578 | BATU_VS \
579 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200580#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
581#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu5f820432006-11-03 19:33:44 -0600582
583/* Stack in dcache: cacheable, no memory coherence */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200584#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500585#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
586 | BATU_BL_128K \
587 | BATU_VS \
588 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200589#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
590#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu5f820432006-11-03 19:33:44 -0600591
592#ifdef CONFIG_PCI
593/* PCI MEM space: cacheable */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500594#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS \
595 | BATL_PP_10 \
596 | BATL_MEMCOHERENCE)
597#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS \
598 | BATU_BL_256M \
599 | BATU_VS \
600 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200601#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
602#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu5f820432006-11-03 19:33:44 -0600603/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500604#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS \
605 | BATL_PP_10 \
606 | BATL_CACHEINHIBIT \
607 | BATL_GUARDEDSTORAGE)
608#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS \
609 | BATU_BL_256M \
610 | BATU_VS \
611 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200612#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
613#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu5f820432006-11-03 19:33:44 -0600614#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200615#define CONFIG_SYS_IBAT6L (0)
616#define CONFIG_SYS_IBAT6U (0)
617#define CONFIG_SYS_IBAT7L (0)
618#define CONFIG_SYS_IBAT7U (0)
619#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
620#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
621#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
622#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu5f820432006-11-03 19:33:44 -0600623#endif
624
Jon Loeliger8ea54992007-07-04 22:30:06 -0500625#if defined(CONFIG_CMD_KGDB)
Dave Liu5f820432006-11-03 19:33:44 -0600626#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
627#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
628#endif
629
630/*
631 * Environment Configuration
632 */
633
634#define CONFIG_ENV_OVERWRITE
635
636#if defined(CONFIG_UEC_ETH)
Kim Phillips977b5752008-01-09 15:24:06 -0600637#define CONFIG_HAS_ETH0
Dave Liu5f820432006-11-03 19:33:44 -0600638#define CONFIG_HAS_ETH1
Dave Liu5f820432006-11-03 19:33:44 -0600639#endif
640
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100641#define CONFIG_BAUDRATE 115200
Dave Liu5f820432006-11-03 19:33:44 -0600642
Kim Phillips79f516b2009-08-21 16:34:38 -0500643#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu5f820432006-11-03 19:33:44 -0600644
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100645#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
646#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Dave Liu5f820432006-11-03 19:33:44 -0600647
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100648#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500649 "netdev=eth0\0" \
650 "consoledev=ttyS0\0" \
651 "ramdiskaddr=1000000\0" \
652 "ramdiskfile=ramfs.83xx\0" \
653 "fdtaddr=780000\0" \
654 "fdtfile=mpc836x_mds.dtb\0" \
655 ""
Dave Liu5f820432006-11-03 19:33:44 -0600656
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100657#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500658 "setenv bootargs root=/dev/nfs rw " \
659 "nfsroot=$serverip:$rootpath " \
660 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
661 "$netdev:off " \
662 "console=$consoledev,$baudrate $othbootargs;" \
663 "tftp $loadaddr $bootfile;" \
664 "tftp $fdtaddr $fdtfile;" \
665 "bootm $loadaddr - $fdtaddr"
Dave Liu5f820432006-11-03 19:33:44 -0600666
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600667#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500668 "setenv bootargs root=/dev/ram rw " \
669 "console=$consoledev,$baudrate $othbootargs;" \
670 "tftp $ramdiskaddr $ramdiskfile;" \
671 "tftp $loadaddr $bootfile;" \
672 "tftp $fdtaddr $fdtfile;" \
673 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600674
Dave Liu5f820432006-11-03 19:33:44 -0600675
676#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
677
678#endif /* __CONFIG_H */