blob: 912c73765f9f2e2e69916d87ab3f0765e3ab4fd4 [file] [log] [blame]
Dirk Behmea8b64502008-12-14 09:47:12 +01001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments, <www.ti.com>
4 * Richard Woodruff <r-woodruff2@ti.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef _MEM_H_
26#define _MEM_H_
27
28#define CS0 0x0
29#define CS1 0x1 /* mirror CS1 regs appear offset 0x30 from CS0 */
30
31#ifndef __ASSEMBLY__
Dirk Behme97a099e2009-08-08 09:30:21 +020032enum {
Dirk Behmea8b64502008-12-14 09:47:12 +010033 STACKED = 0,
34 IP_DDR = 1,
35 COMBO_DDR = 2,
36 IP_SDR = 3,
Dirk Behme97a099e2009-08-08 09:30:21 +020037};
Dirk Behmea8b64502008-12-14 09:47:12 +010038#endif /* __ASSEMBLY__ */
39
40#define EARLY_INIT 1
41
Tom Rini14ca3de2011-11-18 12:48:03 +000042/*
43 * For a full explanation of these registers and values please see
44 * the Technical Reference Manual (TRM) for any of the processors in
45 * this family.
46 */
47
Dirk Behmea8b64502008-12-14 09:47:12 +010048/* Slower full frequency range default timings for x32 operation*/
Nishanth Menon169a4c82009-11-07 10:40:47 -050049#define SDRC_SHARING 0x00000100
50#define SDRC_MR_0_SDR 0x00000031
Dirk Behmea8b64502008-12-14 09:47:12 +010051
Tom Rini1be14332011-11-18 12:48:04 +000052/*
53 * SDRC autorefresh control values. This register consists of autorefresh
54 * enable at bits 0:1 and an autorefresh counter value in bits 8:23. The
55 * counter is a result of ( tREFI / tCK ) - 50.
56 */
57#define SDP_3430_SDRC_RFR_CTRL_100MHz 0x0002da01
58#define SDP_3430_SDRC_RFR_CTRL_133MHz 0x0003de01 /* 7.8us/7.5ns - 50=0x3de */
59#define SDP_3430_SDRC_RFR_CTRL_165MHz 0x0004e201 /* 7.8us/6ns - 50=0x4e2 */
60#define SDP_3430_SDRC_RFR_CTRL_200MHz 0x0005e601 /* 7.8us/5ns - 50=0x5e6 */
61
Dirk Behmea8b64502008-12-14 09:47:12 +010062#define DLL_OFFSET 0
63#define DLL_WRITEDDRCLKX2DIS 1
64#define DLL_ENADLL 1
65#define DLL_LOCKDLL 0
66#define DLL_DLLPHASE_72 0
67#define DLL_DLLPHASE_90 1
68
69/* rkw - need to find of 90/72 degree recommendation for speed like before */
70#define SDP_SDRC_DLLAB_CTRL ((DLL_ENADLL << 3) | \
71 (DLL_LOCKDLL << 2) | (DLL_DLLPHASE_90 << 1))
72
Sanjeev Premie3596e32011-10-27 16:15:19 +053073/* Helper macros to arrive at value of the SDRC_ACTIM_CTRLA register. */
74#define ACTIM_CTRLA_TRFC(v) (((v) & 0x1F) << 27) /* 31:27 */
75#define ACTIM_CTRLA_TRC(v) (((v) & 0x1F) << 22) /* 26:22 */
76#define ACTIM_CTRLA_TRAS(v) (((v) & 0x0F) << 18) /* 21:18 */
77#define ACTIM_CTRLA_TRP(v) (((v) & 0x07) << 15) /* 17:15 */
78#define ACTIM_CTRLA_TRCD(v) (((v) & 0x07) << 12) /* 14:12 */
79#define ACTIM_CTRLA_TRRD(v) (((v) & 0x07) << 9) /* 11:9 */
80#define ACTIM_CTRLA_TDPL(v) (((v) & 0x07) << 6) /* 8:6 */
81#define ACTIM_CTRLA_TDAL(v) (v & 0x1F) /* 4:0 */
82
83#define ACTIM_CTRLA(a,b,c,d,e,f,g,h) \
84 ACTIM_CTRLA_TRFC(a) | \
85 ACTIM_CTRLA_TRC(b) | \
86 ACTIM_CTRLA_TRAS(b) | \
87 ACTIM_CTRLA_TRP(d) | \
88 ACTIM_CTRLA_TRCD(e) | \
89 ACTIM_CTRLA_TRRD(f) | \
90 ACTIM_CTRLA_TDPL(g) | \
91 ACTIM_CTRLA_TDAL(h)
92
93/* Helper macros to arrive at value of the SDRC_ACTIM_CTRLB register. */
94#define ACTIM_CTRLB_TWTR(v) (((v) & 0x03) << 16) /* 17:16 */
95#define ACTIM_CTRLB_TCKE(v) (((v) & 0x07) << 12) /* 14:12 */
96#define ACTIM_CTRLB_TXP(v) (((v) & 0x07) << 8) /* 10:8 */
97#define ACTIM_CTRLB_TXSR(v) (v & 0xFF) /* 7:0 */
98
99#define ACTIM_CTRLB(a,b,c,d) \
100 ACTIM_CTRLB_TWTR(a) | \
101 ACTIM_CTRLB_TCKE(b) | \
102 ACTIM_CTRLB_TXP(b) | \
103 ACTIM_CTRLB_TXSR(d)
104
Tom Rini14ca3de2011-11-18 12:48:03 +0000105/*
106 * Values used in the MCFG register. Only values we use today
107 * are defined and the rest can be found in the TRM. Unless otherwise
108 * noted all fields are one bit.
109 */
110#define V_MCFG_RAMTYPE_DDR (0x1)
111#define V_MCFG_DEEPPD_EN (0x1 << 3)
112#define V_MCFG_B32NOT16_32 (0x1 << 4)
113#define V_MCFG_BANKALLOCATION_RBC (0x2 << 6) /* 6:7 */
114#define V_MCFG_RAMSIZE(a) ((((a)/(1024*1024))/2) << 8) /* 8:17 */
115#define V_MCFG_ADDRMUXLEGACY_FLEX (0x1 << 19)
116#define V_MCFG_CASWIDTH_10B (0x5 << 20) /* 20:22 */
117#define V_MCFG_RASWIDTH(a) ((a) << 24) /* 24:26 */
118
119/* Macro to construct MCFG */
120#define MCFG(a, b) \
121 V_MCFG_RASWIDTH(b) | V_MCFG_CASWIDTH_10B | \
122 V_MCFG_ADDRMUXLEGACY_FLEX | V_MCFG_RAMSIZE(a) | \
123 V_MCFG_BANKALLOCATION_RBC | \
124 V_MCFG_B32NOT16_32 | V_MCFG_DEEPPD_EN | V_MCFG_RAMTYPE_DDR
125
Sanjeev Premi2c5b8752011-10-27 16:53:14 +0530126/* Infineon part of 3430SDP (165MHz optimized) 6.06ns */
127#define INFINEON_TDAL_165 6 /* Twr/Tck + Trp/tck */
128 /* 15/6 + 18/6 = 5.5 -> 6 */
129#define INFINEON_TDPL_165 3 /* 15/6 = 2.5 -> 3 (Twr) */
130#define INFINEON_TRRD_165 2 /* 12/6 = 2 */
131#define INFINEON_TRCD_165 3 /* 18/6 = 3 */
132#define INFINEON_TRP_165 3 /* 18/6 = 3 */
133#define INFINEON_TRAS_165 7 /* 42/6 = 7 */
134#define INFINEON_TRC_165 10 /* 60/6 = 10 */
135#define INFINEON_TRFC_165 12 /* 72/6 = 12 */
Sanjeev Premie3596e32011-10-27 16:15:19 +0530136
137#define INFINEON_V_ACTIMA_165 \
138 ACTIM_CTRLA(INFINEON_TRFC_165, INFINEON_TRC_165, \
139 INFINEON_TRAS_165, INFINEON_TRP_165, \
140 INFINEON_TRCD_165, INFINEON_TRRD_165, \
141 INFINEON_TDPL_165, INFINEON_TDAL_165)
Dirk Behmea8b64502008-12-14 09:47:12 +0100142
Nishanth Menon30563a02009-11-07 10:51:24 -0500143#define INFINEON_TWTR_165 1
144#define INFINEON_TCKE_165 2
145#define INFINEON_TXP_165 2
Sanjeev Premi2c5b8752011-10-27 16:53:14 +0530146#define INFINEON_XSR_165 20 /* 120/6 = 20 */
Sanjeev Premie3596e32011-10-27 16:15:19 +0530147
148#define INFINEON_V_ACTIMB_165 \
149 ACTIM_CTRLB(INFINEON_TWTR_165, INFINEON_TCKE_165, \
150 INFINEON_TXP_165, INFINEON_XSR_165)
Nishanth Menon30563a02009-11-07 10:51:24 -0500151
Sanjeev Premi2c5b8752011-10-27 16:53:14 +0530152/* Micron part of 3430 EVM (165MHz optimized) 6.06ns */
153#define MICRON_TDAL_165 6 /* Twr/Tck + Trp/tck */
154 /* 15/6 + 18/6 = 5.5 -> 6 */
155#define MICRON_TDPL_165 3 /* 15/6 = 2.5 -> 3 (Twr) */
156#define MICRON_TRRD_165 2 /* 12/6 = 2 */
157#define MICRON_TRCD_165 3 /* 18/6 = 3 */
158#define MICRON_TRP_165 3 /* 18/6 = 3 */
159#define MICRON_TRAS_165 7 /* 42/6 = 7 */
160#define MICRON_TRC_165 10 /* 60/6 = 10 */
161#define MICRON_TRFC_165 21 /* 125/6 = 21 */
Sanjeev Premie3596e32011-10-27 16:15:19 +0530162
163#define MICRON_V_ACTIMA_165 \
164 ACTIM_CTRLA(MICRON_TRFC_165, MICRON_TRC_165, \
165 MICRON_TRAS_165, MICRON_TRP_165, \
166 MICRON_TRCD_165, MICRON_TRRD_165, \
167 MICRON_TDPL_165, MICRON_TDAL_165)
Nishanth Menon30563a02009-11-07 10:51:24 -0500168
169#define MICRON_TWTR_165 1
170#define MICRON_TCKE_165 1
Sanjeev Premi2c5b8752011-10-27 16:53:14 +0530171#define MICRON_XSR_165 23 /* 138/6 = 23 */
172#define MICRON_TXP_165 5 /* 25/6 = 4.1 => ~5 */
Sanjeev Premie3596e32011-10-27 16:15:19 +0530173
174#define MICRON_V_ACTIMB_165 \
175 ACTIM_CTRLB(MICRON_TWTR_165, MICRON_TCKE_165, \
176 MICRON_TXP_165, MICRON_XSR_165)
Nishanth Menon30563a02009-11-07 10:51:24 -0500177
Tom Rini14ca3de2011-11-18 12:48:03 +0000178#define MICRON_RASWIDTH 0x2
179#define MICRON_V_MCFG(size) MCFG((size), MICRON_RASWIDTH)
Simon Schwarzb88e4252011-09-14 15:15:37 -0400180
Simon Schwarzb88e4252011-09-14 15:15:37 -0400181#define MICRON_BL 0x2
182#define MICRON_SIL 0x0
183#define MICRON_CASL 0x3
184#define MICRON_WBST 0x0
185#define MICRON_V_MR ((MICRON_WBST << 9) | (MICRON_CASL << 4) | \
186 (MICRON_SIL << 3) | (MICRON_BL))
187
Sanjeev Premi2c5b8752011-10-27 16:53:14 +0530188/* NUMONYX part of IGEP v2 (165MHz optimized) 6.06ns */
189#define NUMONYX_TDAL_165 6 /* Twr/Tck + Trp/tck */
190 /* 15/6 + 18/6 = 5.5 -> 6 */
191#define NUMONYX_TDPL_165 3 /* 15/6 = 2.5 -> 3 (Twr) */
192#define NUMONYX_TRRD_165 2 /* 12/6 = 2 */
193#define NUMONYX_TRCD_165 4 /* 22.5/6 = 3.75 -> 4 */
194#define NUMONYX_TRP_165 3 /* 18/6 = 3 */
195#define NUMONYX_TRAS_165 7 /* 42/6 = 7 */
196#define NUMONYX_TRC_165 10 /* 60/6 = 10 */
197#define NUMONYX_TRFC_165 24 /* 140/6 = 23.3 -> 24 */
Sanjeev Premie3596e32011-10-27 16:15:19 +0530198
199#define NUMONYX_V_ACTIMA_165 \
200 ACTIM_CTRLA(NUMONYX_TRFC_165, NUMONYX_TRC_165, \
201 NUMONYX_TRAS_165, NUMONYX_TRP_165, \
202 NUMONYX_TRCD_165, NUMONYX_TRRD_165, \
203 NUMONYX_TDPL_165, NUMONYX_TDAL_165)
Enric Balletbo i Serra84b66312010-10-14 16:53:27 -0400204
Sanjeev Premif883c5d2011-10-27 16:21:57 +0530205#define NUMONYX_TWTR_165 2
206#define NUMONYX_TCKE_165 2
Sanjeev Premi2c5b8752011-10-27 16:53:14 +0530207#define NUMONYX_TXP_165 3 /* 200/6 = 33.3 -> 34 */
208#define NUMONYX_XSR_165 34 /* 1.0 + 1.1 = 2.1 -> 3 */
Sanjeev Premie3596e32011-10-27 16:15:19 +0530209
210#define NUMONYX_V_ACTIMB_165 \
211 ACTIM_CTRLB(NUMONYX_TWTR_165, NUMONYX_TCKE_165, \
212 NUMONYX_TXP_165, NUMONYX_XSR_165)
Enric Balletbo i Serra84b66312010-10-14 16:53:27 -0400213
Nishanth Menon30563a02009-11-07 10:51:24 -0500214#ifdef CONFIG_OMAP3_INFINEON_DDR
Sanjeev Premif883c5d2011-10-27 16:21:57 +0530215#define V_ACTIMA_165 INFINEON_V_ACTIMA_165
216#define V_ACTIMB_165 INFINEON_V_ACTIMB_165
Nishanth Menon30563a02009-11-07 10:51:24 -0500217#endif
Simon Schwarzb88e4252011-09-14 15:15:37 -0400218
Nishanth Menon30563a02009-11-07 10:51:24 -0500219#ifdef CONFIG_OMAP3_MICRON_DDR
Sanjeev Premif883c5d2011-10-27 16:21:57 +0530220#define V_ACTIMA_165 MICRON_V_ACTIMA_165
221#define V_ACTIMB_165 MICRON_V_ACTIMB_165
Tom Rini14ca3de2011-11-18 12:48:03 +0000222#define V_MCFG MICRON_V_MCFG(PHYS_SDRAM_1_SIZE)
Tom Rini1be14332011-11-18 12:48:04 +0000223#define V_RFR_CTRL SDP_3430_SDRC_RFR_CTRL_165MHz
Simon Schwarzb88e4252011-09-14 15:15:37 -0400224#define V_MR MICRON_V_MR
Nishanth Menon30563a02009-11-07 10:51:24 -0500225#endif
Simon Schwarzb88e4252011-09-14 15:15:37 -0400226
Enric Balletbo i Serra84b66312010-10-14 16:53:27 -0400227#ifdef CONFIG_OMAP3_NUMONYX_DDR
Sanjeev Premif883c5d2011-10-27 16:21:57 +0530228#define V_ACTIMA_165 NUMONYX_V_ACTIMA_165
229#define V_ACTIMB_165 NUMONYX_V_ACTIMB_165
Enric Balletbo i Serra84b66312010-10-14 16:53:27 -0400230#endif
Nishanth Menon30563a02009-11-07 10:51:24 -0500231
232#if !defined(V_ACTIMA_165) || !defined(V_ACTIMB_165)
233#error "Please choose the right DDR type in config header"
234#endif
Dirk Behmea8b64502008-12-14 09:47:12 +0100235
Simon Schwarzb88e4252011-09-14 15:15:37 -0400236#if defined(CONFIG_SPL_BUILD) && (!defined(V_MCFG) || !defined(V_RFR_CTRL))
237#error "Please choose the right DDR type in config header"
238#endif
239
Dirk Behmea8b64502008-12-14 09:47:12 +0100240/*
241 * GPMC settings -
242 * Definitions is as per the following format
243 * #define <PART>_GPMC_CONFIG<x> <value>
244 * Where:
245 * PART is the part name e.g. STNOR - Intel Strata Flash
246 * x is GPMC config registers from 1 to 6 (there will be 6 macros)
247 * Value is corresponding value
248 *
249 * For every valid PRCM configuration there should be only one definition of
250 * the same. if values are independent of the board, this definition will be
251 * present in this file if values are dependent on the board, then this should
252 * go into corresponding mem-boardName.h file
253 *
254 * Currently valid part Names are (PART):
255 * STNOR - Intel Strata Flash
256 * SMNAND - Samsung NAND
257 * MPDB - H4 MPDB board
258 * SBNOR - Sibley NOR
259 * MNAND - Micron Large page x16 NAND
260 * ONNAND - Samsung One NAND
261 *
262 * include/configs/file.h contains the defn - for all CS we are interested
263 * #define OMAP34XX_GPMC_CSx PART
264 * #define OMAP34XX_GPMC_CSx_SIZE Size
265 * #define OMAP34XX_GPMC_CSx_MAP Map
266 * Where:
267 * x - CS number
268 * PART - Part Name as defined above
269 * SIZE - how big is the mapping to be
270 * GPMC_SIZE_128M - 0x8
271 * GPMC_SIZE_64M - 0xC
272 * GPMC_SIZE_32M - 0xE
273 * GPMC_SIZE_16M - 0xF
274 * MAP - Map this CS to which address(GPMC address space)- Absolute address
275 * >>24 before being used.
276 */
277#define GPMC_SIZE_128M 0x8
278#define GPMC_SIZE_64M 0xC
279#define GPMC_SIZE_32M 0xE
280#define GPMC_SIZE_16M 0xF
281
Tom Rinib7eb9e72011-11-18 12:47:58 +0000282#define GPMC_BASEADDR_MASK 0x3F
283
284#define GPMC_CS_ENABLE 0x1
285
Dirk Behmea8b64502008-12-14 09:47:12 +0100286#define SMNAND_GPMC_CONFIG1 0x00000800
287#define SMNAND_GPMC_CONFIG2 0x00141400
288#define SMNAND_GPMC_CONFIG3 0x00141400
289#define SMNAND_GPMC_CONFIG4 0x0F010F01
290#define SMNAND_GPMC_CONFIG5 0x010C1414
291#define SMNAND_GPMC_CONFIG6 0x1F0F0A80
292#define SMNAND_GPMC_CONFIG7 0x00000C44
293
294#define M_NAND_GPMC_CONFIG1 0x00001800
295#define M_NAND_GPMC_CONFIG2 0x00141400
296#define M_NAND_GPMC_CONFIG3 0x00141400
297#define M_NAND_GPMC_CONFIG4 0x0F010F01
298#define M_NAND_GPMC_CONFIG5 0x010C1414
299#define M_NAND_GPMC_CONFIG6 0x1f0f0A80
300#define M_NAND_GPMC_CONFIG7 0x00000C44
301
302#define STNOR_GPMC_CONFIG1 0x3
303#define STNOR_GPMC_CONFIG2 0x00151501
304#define STNOR_GPMC_CONFIG3 0x00060602
305#define STNOR_GPMC_CONFIG4 0x11091109
306#define STNOR_GPMC_CONFIG5 0x01141F1F
307#define STNOR_GPMC_CONFIG6 0x000004c4
308
309#define SIBNOR_GPMC_CONFIG1 0x1200
310#define SIBNOR_GPMC_CONFIG2 0x001f1f00
311#define SIBNOR_GPMC_CONFIG3 0x00080802
312#define SIBNOR_GPMC_CONFIG4 0x1C091C09
313#define SIBNOR_GPMC_CONFIG5 0x01131F1F
314#define SIBNOR_GPMC_CONFIG6 0x1F0F03C2
315
316#define SDPV2_MPDB_GPMC_CONFIG1 0x00611200
317#define SDPV2_MPDB_GPMC_CONFIG2 0x001F1F01
318#define SDPV2_MPDB_GPMC_CONFIG3 0x00080803
319#define SDPV2_MPDB_GPMC_CONFIG4 0x1D091D09
320#define SDPV2_MPDB_GPMC_CONFIG5 0x041D1F1F
321#define SDPV2_MPDB_GPMC_CONFIG6 0x1D0904C4
322
323#define MPDB_GPMC_CONFIG1 0x00011000
324#define MPDB_GPMC_CONFIG2 0x001f1f01
325#define MPDB_GPMC_CONFIG3 0x00080803
326#define MPDB_GPMC_CONFIG4 0x1c0b1c0a
327#define MPDB_GPMC_CONFIG5 0x041f1F1F
328#define MPDB_GPMC_CONFIG6 0x1F0F04C4
329
330#define P2_GPMC_CONFIG1 0x0
331#define P2_GPMC_CONFIG2 0x0
332#define P2_GPMC_CONFIG3 0x0
333#define P2_GPMC_CONFIG4 0x0
334#define P2_GPMC_CONFIG5 0x0
335#define P2_GPMC_CONFIG6 0x0
336
337#define ONENAND_GPMC_CONFIG1 0x00001200
338#define ONENAND_GPMC_CONFIG2 0x000F0F01
339#define ONENAND_GPMC_CONFIG3 0x00030301
340#define ONENAND_GPMC_CONFIG4 0x0F040F04
341#define ONENAND_GPMC_CONFIG5 0x010F1010
342#define ONENAND_GPMC_CONFIG6 0x1F060000
343
344#define NET_GPMC_CONFIG1 0x00001000
345#define NET_GPMC_CONFIG2 0x001e1e01
346#define NET_GPMC_CONFIG3 0x00080300
347#define NET_GPMC_CONFIG4 0x1c091c09
348#define NET_GPMC_CONFIG5 0x04181f1f
349#define NET_GPMC_CONFIG6 0x00000FCF
350#define NET_GPMC_CONFIG7 0x00000f6c
351
352/* max number of GPMC Chip Selects */
353#define GPMC_MAX_CS 8
354/* max number of GPMC regs */
355#define GPMC_MAX_REG 7
356
357#define PISMO1_NOR 1
358#define PISMO1_NAND 2
359#define PISMO2_CS0 3
360#define PISMO2_CS1 4
361#define PISMO1_ONENAND 5
362#define DBG_MPDB 6
363#define PISMO2_NAND_CS0 7
364#define PISMO2_NAND_CS1 8
365
366/* make it readable for the gpmc_init */
367#define PISMO1_NOR_BASE FLASH_BASE
368#define PISMO1_NAND_BASE NAND_BASE
369#define PISMO2_CS0_BASE PISMO2_MAP1
370#define PISMO1_ONEN_BASE ONENAND_MAP
371#define DBG_MPDB_BASE DEBUG_BASE
372
Vaibhav Hiremathcae377b2010-06-07 15:20:34 -0400373#ifndef __ASSEMBLY__
374
375/* Function prototypes */
376void mem_init(void);
377
378u32 is_mem_sdr(void);
379u32 mem_ok(u32 cs);
380
381u32 get_sdr_cs_size(u32);
382u32 get_sdr_cs_offset(u32);
383
384#endif /* __ASSEMBLY__ */
385
Dirk Behmea8b64502008-12-14 09:47:12 +0100386#endif /* endif _MEM_H_ */