Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 1 | /* |
York Sun | 34e026f | 2014-03-27 17:54:47 -0700 | [diff] [blame] | 2 | * Copyright 2008-2014 Freescale Semiconductor, Inc. |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 3 | * |
Tom Rini | 5b8031c | 2016-01-14 22:05:13 -0500 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0 |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef FSL_DDR_MAIN_H |
| 8 | #define FSL_DDR_MAIN_H |
| 9 | |
York Sun | 34e026f | 2014-03-27 17:54:47 -0700 | [diff] [blame] | 10 | #include <fsl_ddrc_version.h> |
York Sun | 5614e71 | 2013-09-30 09:22:09 -0700 | [diff] [blame] | 11 | #include <fsl_ddr_sdram.h> |
| 12 | #include <fsl_ddr_dimm_params.h> |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 13 | |
York Sun | 5614e71 | 2013-09-30 09:22:09 -0700 | [diff] [blame] | 14 | #include <common_timing_params.h> |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 15 | |
York Sun | 1d71efb | 2014-08-01 15:51:00 -0700 | [diff] [blame] | 16 | #ifndef CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS |
| 17 | /* All controllers are for main memory */ |
| 18 | #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS CONFIG_NUM_DDR_CONTROLLERS |
| 19 | #endif |
| 20 | |
York Sun | 4e5b1bd | 2014-02-10 13:59:42 -0800 | [diff] [blame] | 21 | #ifdef CONFIG_SYS_FSL_DDR_LE |
| 22 | #define ddr_in32(a) in_le32(a) |
| 23 | #define ddr_out32(a, v) out_le32(a, v) |
York Sun | dda3b61 | 2014-12-08 15:30:55 -0800 | [diff] [blame] | 24 | #define ddr_setbits32(a, v) setbits_le32(a, v) |
| 25 | #define ddr_clrbits32(a, v) clrbits_le32(a, v) |
| 26 | #define ddr_clrsetbits32(a, clear, set) clrsetbits_le32(a, clear, set) |
York Sun | 4e5b1bd | 2014-02-10 13:59:42 -0800 | [diff] [blame] | 27 | #else |
| 28 | #define ddr_in32(a) in_be32(a) |
| 29 | #define ddr_out32(a, v) out_be32(a, v) |
York Sun | dda3b61 | 2014-12-08 15:30:55 -0800 | [diff] [blame] | 30 | #define ddr_setbits32(a, v) setbits_be32(a, v) |
| 31 | #define ddr_clrbits32(a, v) clrbits_be32(a, v) |
| 32 | #define ddr_clrsetbits32(a, clear, set) clrsetbits_be32(a, clear, set) |
York Sun | 4e5b1bd | 2014-02-10 13:59:42 -0800 | [diff] [blame] | 33 | #endif |
| 34 | |
York Sun | 66869f9 | 2015-03-19 09:30:26 -0700 | [diff] [blame] | 35 | u32 fsl_ddr_get_version(unsigned int ctrl_num); |
York Sun | 34e026f | 2014-03-27 17:54:47 -0700 | [diff] [blame] | 36 | |
York Sun | 1b3e3c4 | 2011-06-07 09:42:16 +0800 | [diff] [blame] | 37 | #if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM) |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 38 | /* |
| 39 | * Bind the main DDR setup driver's generic names |
| 40 | * to this specific DDR technology. |
| 41 | */ |
| 42 | static __inline__ int |
York Sun | 03e664d | 2015-01-06 13:18:50 -0800 | [diff] [blame] | 43 | compute_dimm_parameters(const unsigned int ctrl_num, |
| 44 | const generic_spd_eeprom_t *spd, |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 45 | dimm_params_t *pdimm, |
| 46 | unsigned int dimm_number) |
| 47 | { |
York Sun | 03e664d | 2015-01-06 13:18:50 -0800 | [diff] [blame] | 48 | return ddr_compute_dimm_parameters(ctrl_num, spd, pdimm, dimm_number); |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 49 | } |
York Sun | 1b3e3c4 | 2011-06-07 09:42:16 +0800 | [diff] [blame] | 50 | #endif |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 51 | |
| 52 | /* |
| 53 | * Data Structures |
| 54 | * |
| 55 | * All data structures have to be on the stack |
| 56 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 57 | #define CONFIG_SYS_NUM_DDR_CTLRS CONFIG_NUM_DDR_CONTROLLERS |
| 58 | #define CONFIG_SYS_DIMM_SLOTS_PER_CTLR CONFIG_DIMM_SLOTS_PER_CTLR |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 59 | |
| 60 | typedef struct { |
| 61 | generic_spd_eeprom_t |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | spd_installed_dimms[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR]; |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 63 | struct dimm_params_s |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 64 | dimm_params[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR]; |
| 65 | memctl_options_t memctl_opts[CONFIG_SYS_NUM_DDR_CTLRS]; |
| 66 | common_timing_params_t common_timing_params[CONFIG_SYS_NUM_DDR_CTLRS]; |
| 67 | fsl_ddr_cfg_regs_t fsl_ddr_config_reg[CONFIG_SYS_NUM_DDR_CTLRS]; |
York Sun | 1d71efb | 2014-08-01 15:51:00 -0700 | [diff] [blame] | 68 | unsigned int first_ctrl; |
| 69 | unsigned int num_ctrls; |
| 70 | unsigned long long mem_base; |
| 71 | unsigned int dimm_slots_per_ctrl; |
| 72 | int (*board_need_mem_reset)(void); |
| 73 | void (*board_mem_reset)(void); |
| 74 | void (*board_mem_de_reset)(void); |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 75 | } fsl_ddr_info_t; |
| 76 | |
| 77 | /* Compute steps */ |
| 78 | #define STEP_GET_SPD (1 << 0) |
| 79 | #define STEP_COMPUTE_DIMM_PARMS (1 << 1) |
| 80 | #define STEP_COMPUTE_COMMON_PARMS (1 << 2) |
| 81 | #define STEP_GATHER_OPTS (1 << 3) |
| 82 | #define STEP_ASSIGN_ADDRESSES (1 << 4) |
| 83 | #define STEP_COMPUTE_REGS (1 << 5) |
| 84 | #define STEP_PROGRAM_REGS (1 << 6) |
| 85 | #define STEP_ALL 0xFFF |
| 86 | |
York Sun | 6f5e1dc | 2011-09-16 13:21:35 -0700 | [diff] [blame] | 87 | unsigned long long |
Haiying Wang | fc0c2b6 | 2010-12-01 10:35:31 -0500 | [diff] [blame] | 88 | fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step, |
| 89 | unsigned int size_only); |
York Sun | 6f5e1dc | 2011-09-16 13:21:35 -0700 | [diff] [blame] | 90 | const char *step_to_string(unsigned int step); |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 91 | |
York Sun | 03e664d | 2015-01-06 13:18:50 -0800 | [diff] [blame] | 92 | unsigned int compute_fsl_memctl_config_regs(const unsigned int ctrl_num, |
| 93 | const memctl_options_t *popts, |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 94 | fsl_ddr_cfg_regs_t *ddr, |
| 95 | const common_timing_params_t *common_dimm, |
| 96 | const dimm_params_t *dimm_parameters, |
Haiying Wang | fc0c2b6 | 2010-12-01 10:35:31 -0500 | [diff] [blame] | 97 | unsigned int dbw_capacity_adjust, |
| 98 | unsigned int size_only); |
York Sun | 6f5e1dc | 2011-09-16 13:21:35 -0700 | [diff] [blame] | 99 | unsigned int compute_lowest_common_dimm_parameters( |
York Sun | 03e664d | 2015-01-06 13:18:50 -0800 | [diff] [blame] | 100 | const unsigned int ctrl_num, |
York Sun | 6f5e1dc | 2011-09-16 13:21:35 -0700 | [diff] [blame] | 101 | const dimm_params_t *dimm_params, |
| 102 | common_timing_params_t *outpdimm, |
| 103 | unsigned int number_of_dimms); |
York Sun | 5684842 | 2015-07-23 14:04:48 -0700 | [diff] [blame] | 104 | unsigned int populate_memctl_options(const common_timing_params_t *common_dimm, |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 105 | memctl_options_t *popts, |
Haiying Wang | dfb4910 | 2008-10-03 12:36:55 -0400 | [diff] [blame] | 106 | dimm_params_t *pdimm, |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 107 | unsigned int ctrl_num); |
York Sun | 6f5e1dc | 2011-09-16 13:21:35 -0700 | [diff] [blame] | 108 | void check_interleaving_options(fsl_ddr_info_t *pinfo); |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 109 | |
York Sun | 03e664d | 2015-01-06 13:18:50 -0800 | [diff] [blame] | 110 | unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk); |
| 111 | unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num); |
| 112 | unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos); |
York Sun | 6f5e1dc | 2011-09-16 13:21:35 -0700 | [diff] [blame] | 113 | void fsl_ddr_set_lawbar( |
| 114 | const common_timing_params_t *memctl_common_params, |
| 115 | unsigned int memctl_interleaved, |
| 116 | unsigned int ctrl_num); |
York Sun | e32d59a | 2015-01-06 13:18:55 -0800 | [diff] [blame] | 117 | void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl, |
| 118 | unsigned int last_ctrl); |
York Sun | 6f5e1dc | 2011-09-16 13:21:35 -0700 | [diff] [blame] | 119 | |
James Yang | e8ba6c5 | 2013-01-07 14:01:03 +0000 | [diff] [blame] | 120 | int fsl_ddr_interactive_env_var_exists(void); |
| 121 | unsigned long long fsl_ddr_interactive(fsl_ddr_info_t *pinfo, int var_is_set); |
York Sun | 6f5e1dc | 2011-09-16 13:21:35 -0700 | [diff] [blame] | 122 | void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd, |
York Sun | 1d71efb | 2014-08-01 15:51:00 -0700 | [diff] [blame] | 123 | unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl); |
York Sun | 6f5e1dc | 2011-09-16 13:21:35 -0700 | [diff] [blame] | 124 | |
| 125 | int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]); |
| 126 | unsigned int check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr); |
York Sun | 4e5b1bd | 2014-02-10 13:59:42 -0800 | [diff] [blame] | 127 | void board_add_ram_info(int use_default); |
York Sun | 6f5e1dc | 2011-09-16 13:21:35 -0700 | [diff] [blame] | 128 | |
| 129 | /* processor specific function */ |
| 130 | void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, |
York Sun | c63e137 | 2013-06-25 11:37:48 -0700 | [diff] [blame] | 131 | unsigned int ctrl_num, int step); |
York Sun | 61bd2f7 | 2015-11-04 09:53:10 -0800 | [diff] [blame] | 132 | void remove_unused_controllers(fsl_ddr_info_t *info); |
York Sun | 1b3e3c4 | 2011-06-07 09:42:16 +0800 | [diff] [blame] | 133 | |
| 134 | /* board specific function */ |
| 135 | int fsl_ddr_get_dimm_params(dimm_params_t *pdimm, |
| 136 | unsigned int controller_number, |
| 137 | unsigned int dimm_number); |
York Sun | b92557c | 2015-05-28 14:54:08 +0530 | [diff] [blame] | 138 | void update_spd_address(unsigned int ctrl_num, |
| 139 | unsigned int slot, |
| 140 | unsigned int *addr); |
Kumar Gala | 58e5e9a | 2008-08-26 15:01:29 -0500 | [diff] [blame] | 141 | #endif |