blob: 882ae73e057661fb5785f6ea12fd213b2b098a67 [file] [log] [blame]
Dave Liu8bd522c2008-01-11 18:48:24 +08001/*
Scott Woode8d3ca82010-08-30 18:04:52 -05002 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
Dave Liu8bd522c2008-01-11 18:48:24 +08003 *
4 * Dave Liu <daveliu@freescale.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Dave Liu8bd522c2008-01-11 18:48:24 +08007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Scott Woodf1c574d2010-11-24 13:28:40 +000012#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
13#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
14#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
15#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
16#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
17
18#ifdef CONFIG_NAND_U_BOOT
19#define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
20#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
21#ifdef CONFIG_NAND_SPL
22#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
23#endif /* CONFIG_NAND_SPL */
24#endif /* CONFIG_NAND_U_BOOT */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020025
26#ifndef CONFIG_SYS_TEXT_BASE
27#define CONFIG_SYS_TEXT_BASE 0xFE000000
Anton Vorontsov2e950042009-11-24 20:12:12 +030028#endif
29
Scott Woodf1c574d2010-11-24 13:28:40 +000030#ifndef CONFIG_SYS_MONITOR_BASE
31#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
32#endif
33
Dave Liu8bd522c2008-01-11 18:48:24 +080034/*
35 * High Level Configuration Options
36 */
37#define CONFIG_E300 1 /* E300 family */
Peter Tyser0f898602009-05-22 17:23:24 -050038#define CONFIG_MPC83xx 1 /* MPC83xx family */
Peter Tyser2c7920a2009-05-22 17:23:25 -050039#define CONFIG_MPC831x 1 /* MPC831x CPU family */
Dave Liu8bd522c2008-01-11 18:48:24 +080040#define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
41#define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
42
43/*
44 * System Clock Setup
45 */
46#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
47#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
48
49/*
50 * Hardware Reset Configuration Word
51 * if CLKIN is 66.66MHz, then
52 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
53 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_HRCW_LOW (\
Dave Liu8bd522c2008-01-11 18:48:24 +080055 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
56 HRCWL_DDR_TO_SCB_CLK_2X1 |\
57 HRCWL_SVCOD_DIV_2 |\
58 HRCWL_CSB_TO_CLKIN_2X1 |\
59 HRCWL_CORE_TO_CSB_3X1)
Anton Vorontsov2e950042009-11-24 20:12:12 +030060#define CONFIG_SYS_HRCW_HIGH_BASE (\
Dave Liu8bd522c2008-01-11 18:48:24 +080061 HRCWH_PCI_HOST |\
62 HRCWH_PCI1_ARBITER_ENABLE |\
63 HRCWH_CORE_ENABLE |\
Dave Liu8bd522c2008-01-11 18:48:24 +080064 HRCWH_BOOTSEQ_DISABLE |\
65 HRCWH_SW_WATCHDOG_DISABLE |\
Dave Liu8bd522c2008-01-11 18:48:24 +080066 HRCWH_TSEC1M_IN_RGMII |\
67 HRCWH_TSEC2M_IN_RGMII |\
68 HRCWH_BIG_ENDIAN |\
69 HRCWH_LALE_NORMAL)
70
Anton Vorontsov2e950042009-11-24 20:12:12 +030071#ifdef CONFIG_NAND_SPL
72#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
73 HRCWH_FROM_0XFFF00100 |\
74 HRCWH_ROM_LOC_NAND_SP_8BIT |\
75 HRCWH_RL_EXT_NAND)
76#else
77#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
78 HRCWH_FROM_0X00000100 |\
79 HRCWH_ROM_LOC_LOCAL_16BIT |\
80 HRCWH_RL_EXT_LEGACY)
81#endif
82
Dave Liu8bd522c2008-01-11 18:48:24 +080083/*
84 * System IO Config
85 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_SICRH 0x00000000
87#define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
Dave Liu8bd522c2008-01-11 18:48:24 +080088
89#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Anton Vorontsovb8b71ff2009-06-10 00:25:36 +040090#define CONFIG_HWCONFIG
Dave Liu8bd522c2008-01-11 18:48:24 +080091
92/*
93 * IMMR new address
94 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu8bd522c2008-01-11 18:48:24 +080096
Anton Vorontsov2e950042009-11-24 20:12:12 +030097#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
98#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
99#endif
100
Dave Liu8bd522c2008-01-11 18:48:24 +0800101/*
102 * Arbiter Setup
103 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500105#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
106#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
Dave Liu8bd522c2008-01-11 18:48:24 +0800107
108/*
109 * DDR Setup
110 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
112#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
113#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
114#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Joe Hershberger6f681b72011-10-11 23:57:11 -0500115#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Dave Liu8bd522c2008-01-11 18:48:24 +0800116 | DDRCDR_PZ_LOZ \
117 | DDRCDR_NZ_LOZ \
118 | DDRCDR_ODT \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500119 | DDRCDR_Q_DRN)
Dave Liu8bd522c2008-01-11 18:48:24 +0800120 /* 0x7b880001 */
121/*
122 * Manually set up DDR parameters
123 * consist of two chips HY5PS12621BFP-C4 from HYNIX
124 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_DDR_SIZE 128 /* MB */
126#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
Joe Hershberger6f681b72011-10-11 23:57:11 -0500127#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500128 | CSCONFIG_ODT_RD_NEVER \
129 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500130 | CSCONFIG_ROW_BIT_13 \
131 | CSCONFIG_COL_BIT_10)
Dave Liu8bd522c2008-01-11 18:48:24 +0800132 /* 0x80010102 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500134#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
135 | (0 << TIMING_CFG0_WRT_SHIFT) \
136 | (0 << TIMING_CFG0_RRT_SHIFT) \
137 | (0 << TIMING_CFG0_WWT_SHIFT) \
138 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
139 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
140 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
141 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Dave Liu8bd522c2008-01-11 18:48:24 +0800142 /* 0x00220802 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500143#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
144 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
145 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
146 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
147 | (6 << TIMING_CFG1_REFREC_SHIFT) \
148 | (2 << TIMING_CFG1_WRREC_SHIFT) \
149 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
150 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Howard Gregory2f2a5c32008-11-04 14:55:33 +0800151 /* 0x27256222 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500152#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
153 | (4 << TIMING_CFG2_CPO_SHIFT) \
154 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
155 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
156 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
157 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
158 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
Howard Gregory2f2a5c32008-11-04 14:55:33 +0800159 /* 0x121048c5 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500160#define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
161 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Dave Liu8bd522c2008-01-11 18:48:24 +0800162 /* 0x03600100 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500163#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Dave Liu8bd522c2008-01-11 18:48:24 +0800164 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500165 | SDRAM_CFG_DBW_32)
Dave Liu8bd522c2008-01-11 18:48:24 +0800166 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500168#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
169 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Dave Liu8bd522c2008-01-11 18:48:24 +0800170 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500171#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liu8bd522c2008-01-11 18:48:24 +0800172
173/*
174 * Memory test
175 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
177#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
178#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liu8bd522c2008-01-11 18:48:24 +0800179
180/*
181 * The reserved memory
182 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500183#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
184#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liu8bd522c2008-01-11 18:48:24 +0800185
186/*
187 * Initial RAM Base Address Setup
188 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_INIT_RAM_LOCK 1
190#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200191#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500192#define CONFIG_SYS_GBL_DATA_OFFSET \
193 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu8bd522c2008-01-11 18:48:24 +0800194
195/*
196 * Local Bus Configuration & Clock Setup
197 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500198#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
199#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_LBC_LBCR 0x00040000
Becky Bruce0914f482010-06-17 11:37:18 -0500201#define CONFIG_FSL_ELBC 1
Dave Liu8bd522c2008-01-11 18:48:24 +0800202
203/*
204 * FLASH on the Local Bus
205 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200207#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Dave Liu8bd522c2008-01-11 18:48:24 +0800209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500211#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
212#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Dave Liu8bd522c2008-01-11 18:48:24 +0800213
Joe Hershberger6f681b72011-10-11 23:57:11 -0500214 /* Window base at flash base */
215#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500216#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
Dave Liu8bd522c2008-01-11 18:48:24 +0800217
Anton Vorontsov2e950042009-11-24 20:12:12 +0300218#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500219 | BR_PS_16 /* 16 bit port */ \
220 | BR_MS_GPCM /* MSEL = GPCM */ \
221 | BR_V) /* valid */
222#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
223 | OR_UPM_XAM \
224 | OR_GPCM_CSNT \
225 | OR_GPCM_ACS_DIV2 \
226 | OR_GPCM_XACS \
227 | OR_GPCM_SCY_15 \
228 | OR_GPCM_TRLX_SET \
229 | OR_GPCM_EHTR_SET \
230 | OR_GPCM_EAD)
Dave Liu8bd522c2008-01-11 18:48:24 +0800231
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500233/* 127 64KB sectors and 8 8KB top sectors per device */
234#define CONFIG_SYS_MAX_FLASH_SECT 135
Dave Liu8bd522c2008-01-11 18:48:24 +0800235
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#undef CONFIG_SYS_FLASH_CHECKSUM
237#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
238#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liu8bd522c2008-01-11 18:48:24 +0800239
240/*
241 * NAND Flash on the Local Bus
242 */
Anton Vorontsov2e950042009-11-24 20:12:12 +0300243
244#ifdef CONFIG_NAND_SPL
245#define CONFIG_SYS_NAND_BASE 0xFFF00000
246#else
247#define CONFIG_SYS_NAND_BASE 0xE0600000
248#endif
249
Scott Woode8d3ca82010-08-30 18:04:52 -0500250#define CONFIG_MTD_DEVICE
251#define CONFIG_MTD_PARTITION
252#define CONFIG_CMD_MTDPARTS
253#define MTDIDS_DEFAULT "nand0=e0600000.flash"
Joe Hershberger6f681b72011-10-11 23:57:11 -0500254#define MTDPARTS_DEFAULT \
Scott Woode8d3ca82010-08-30 18:04:52 -0500255 "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dave Liu1ac57442008-11-04 14:55:06 +0800258#define CONFIG_MTD_NAND_VERIFY_WRITE 1
259#define CONFIG_CMD_NAND 1
260#define CONFIG_NAND_FSL_ELBC 1
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500261#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
262#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
Dave Liu8bd522c2008-01-11 18:48:24 +0800263
Anton Vorontsov2e950042009-11-24 20:12:12 +0300264#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
265#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
266#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
267#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
268#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
269
270#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500271 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500272 | BR_PS_8 /* 8 bit port */ \
Dave Liu8bd522c2008-01-11 18:48:24 +0800273 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500274 | BR_V) /* valid */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500275#define CONFIG_SYS_NAND_OR_PRELIM \
276 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
Dave Liu8bd522c2008-01-11 18:48:24 +0800277 | OR_FCM_CSCT \
278 | OR_FCM_CST \
279 | OR_FCM_CHT \
280 | OR_FCM_SCY_1 \
281 | OR_FCM_TRLX \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500282 | OR_FCM_EHTR)
Dave Liu8bd522c2008-01-11 18:48:24 +0800283 /* 0xFFFF8396 */
284
Anton Vorontsov2e950042009-11-24 20:12:12 +0300285#ifdef CONFIG_NAND_U_BOOT
286#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
287#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
288#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
289#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
290#else
291#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
292#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
293#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
294#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
295#endif
296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500298#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liu8bd522c2008-01-11 18:48:24 +0800299
Anton Vorontsov2e950042009-11-24 20:12:12 +0300300#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
301#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
302
303#if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
304 !defined(CONFIG_NAND_SPL)
305#define CONFIG_SYS_RAMBOOT
306#else
307#undef CONFIG_SYS_RAMBOOT
308#endif
309
Dave Liu8bd522c2008-01-11 18:48:24 +0800310/*
311 * Serial Port
312 */
313#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_NS16550
315#define CONFIG_SYS_NS16550_SERIAL
316#define CONFIG_SYS_NS16550_REG_SIZE 1
Anton Vorontsov2e950042009-11-24 20:12:12 +0300317#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Dave Liu8bd522c2008-01-11 18:48:24 +0800318
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500320 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Dave Liu8bd522c2008-01-11 18:48:24 +0800321
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
323#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu8bd522c2008-01-11 18:48:24 +0800324
325/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_HUSH_PARSER
Dave Liu8bd522c2008-01-11 18:48:24 +0800327
328/* Pass open firmware flat tree */
329#define CONFIG_OF_LIBFDT 1
330#define CONFIG_OF_BOARD_SETUP 1
331#define CONFIG_OF_STDOUT_VIA_ALIAS 1
332
333/* I2C */
334#define CONFIG_HARD_I2C /* I2C with hardware support */
335#define CONFIG_FSL_I2C
Joe Hershberger6f681b72011-10-11 23:57:11 -0500336#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave addr */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_I2C_SLAVE 0x7F
Joe Hershberger6f681b72011-10-11 23:57:11 -0500338#define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_I2C_OFFSET 0x3000
340#define CONFIG_SYS_I2C2_OFFSET 0x3100
Dave Liu8bd522c2008-01-11 18:48:24 +0800341
342/*
343 * Board info - revision and where boot from
344 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
Dave Liu8bd522c2008-01-11 18:48:24 +0800346
347/*
348 * Config on-board RTC
349 */
350#define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu8bd522c2008-01-11 18:48:24 +0800352
353/*
354 * General PCI
355 * Addresses are mapped 1-1.
356 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500357#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
358#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
359#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
361#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
362#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
363#define CONFIG_SYS_PCI_IO_BASE 0x00000000
364#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
365#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liu8bd522c2008-01-11 18:48:24 +0800366
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
368#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
369#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu8bd522c2008-01-11 18:48:24 +0800370
Anton Vorontsov8f11e342009-01-08 04:26:17 +0300371#define CONFIG_SYS_PCIE1_BASE 0xA0000000
372#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
373#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
374#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
375#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
376#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
377#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
378#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
379#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
380
381#define CONFIG_SYS_PCIE2_BASE 0xC0000000
382#define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
383#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
384#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
385#define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
386#define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
387#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
388#define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
389#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
390
Dave Liu8bd522c2008-01-11 18:48:24 +0800391#define CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000392#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillipsbe9b56d2009-07-23 14:09:38 -0500393#define CONFIG_PCIE
Dave Liu8bd522c2008-01-11 18:48:24 +0800394
Dave Liu8bd522c2008-01-11 18:48:24 +0800395#define CONFIG_PCI_PNP /* do pci plug-and-play */
396
397#define CONFIG_EEPRO100
398#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200399#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu8bd522c2008-01-11 18:48:24 +0800400
Anton Vorontsov25f5f0d2008-07-08 21:00:04 +0400401#define CONFIG_HAS_FSL_DR_USB
Vivek Mahajan6823e9b2009-05-25 17:23:17 +0530402#define CONFIG_SYS_SCCR_USBDRCM 3
403
404#define CONFIG_CMD_USB
405#define CONFIG_USB_STORAGE
406#define CONFIG_USB_EHCI
407#define CONFIG_USB_EHCI_FSL
Joe Hershberger6f681b72011-10-11 23:57:11 -0500408#define CONFIG_USB_PHY_TYPE "utmi"
Vivek Mahajan6823e9b2009-05-25 17:23:17 +0530409#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov25f5f0d2008-07-08 21:00:04 +0400410
Dave Liu8bd522c2008-01-11 18:48:24 +0800411/*
412 * TSEC
413 */
414#define CONFIG_TSEC_ENET /* TSEC ethernet support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200415#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500416#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200417#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500418#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liu8bd522c2008-01-11 18:48:24 +0800419
420/*
421 * TSEC ethernet configuration
422 */
423#define CONFIG_MII 1 /* MII PHY management */
424#define CONFIG_TSEC1 1
425#define CONFIG_TSEC1_NAME "eTSEC0"
426#define CONFIG_TSEC2 1
427#define CONFIG_TSEC2_NAME "eTSEC1"
428#define TSEC1_PHY_ADDR 0
429#define TSEC2_PHY_ADDR 1
430#define TSEC1_PHYIDX 0
431#define TSEC2_PHYIDX 0
432#define TSEC1_FLAGS TSEC_GIGABIT
433#define TSEC2_FLAGS TSEC_GIGABIT
434
435/* Options are: eTSEC[0-1] */
436#define CONFIG_ETHPRIME "eTSEC1"
437
438/*
Kim Phillips730e7922008-03-28 14:31:23 -0500439 * SATA
440 */
441#define CONFIG_LIBATA
442#define CONFIG_FSL_SATA
443
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips730e7922008-03-28 14:31:23 -0500445#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500447#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
448#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500449#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200450#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500451#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
452#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500453
454#ifdef CONFIG_FSL_SATA
455#define CONFIG_LBA48
456#define CONFIG_CMD_SATA
457#define CONFIG_DOS_PARTITION
458#define CONFIG_CMD_EXT2
459#endif
460
461/*
Dave Liu8bd522c2008-01-11 18:48:24 +0800462 * Environment
463 */
Anton Vorontsov2e950042009-11-24 20:12:12 +0300464#if defined(CONFIG_NAND_U_BOOT)
465 #define CONFIG_ENV_IS_IN_NAND 1
466 #define CONFIG_ENV_OFFSET (512 * 1024)
467 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
468 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
469 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
470 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
471 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
472 CONFIG_ENV_RANGE)
473#elif !defined(CONFIG_SYS_RAMBOOT)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200474 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger6f681b72011-10-11 23:57:11 -0500475 #define CONFIG_ENV_ADDR \
476 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200477 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
478 #define CONFIG_ENV_SIZE 0x2000
Dave Liu8bd522c2008-01-11 18:48:24 +0800479#else
Joe Hershberger6f681b72011-10-11 23:57:11 -0500480 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200481 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200482 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200483 #define CONFIG_ENV_SIZE 0x2000
Dave Liu8bd522c2008-01-11 18:48:24 +0800484#endif
485
486#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200487#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu8bd522c2008-01-11 18:48:24 +0800488
489/*
490 * BOOTP options
491 */
492#define CONFIG_BOOTP_BOOTFILESIZE
493#define CONFIG_BOOTP_BOOTPATH
494#define CONFIG_BOOTP_GATEWAY
495#define CONFIG_BOOTP_HOSTNAME
496
497/*
498 * Command line configuration.
499 */
500#include <config_cmd_default.h>
501
502#define CONFIG_CMD_PING
503#define CONFIG_CMD_I2C
504#define CONFIG_CMD_MII
505#define CONFIG_CMD_DATE
506#define CONFIG_CMD_PCI
507
Anton Vorontsov2e950042009-11-24 20:12:12 +0300508#if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500509 #undef CONFIG_CMD_SAVEENV
Dave Liu8bd522c2008-01-11 18:48:24 +0800510 #undef CONFIG_CMD_LOADS
511#endif
512
513#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500514#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Dave Liu8bd522c2008-01-11 18:48:24 +0800515
516#undef CONFIG_WATCHDOG /* watchdog disabled */
517
518/*
519 * Miscellaneous configurable options
520 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200521#define CONFIG_SYS_LONGHELP /* undef to save memory */
522#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
523#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Dave Liu8bd522c2008-01-11 18:48:24 +0800524
525#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200526 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dave Liu8bd522c2008-01-11 18:48:24 +0800527#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200528 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dave Liu8bd522c2008-01-11 18:48:24 +0800529#endif
530
Joe Hershberger6f681b72011-10-11 23:57:11 -0500531 /* Print Buffer Size */
532#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
533#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
534 /* Boot Argument Buffer Size */
535#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
536#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Dave Liu8bd522c2008-01-11 18:48:24 +0800537
538/*
539 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700540 * have to be in the first 256 MB of memory, since this is
Dave Liu8bd522c2008-01-11 18:48:24 +0800541 * the maximum mapped by the Linux kernel during initialization.
542 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500543#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Dave Liu8bd522c2008-01-11 18:48:24 +0800544
545/*
546 * Core HID Setup
547 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500548#define CONFIG_SYS_HID0_INIT 0x000000000
549#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
550 HID0_ENABLE_INSTRUCTION_CACHE | \
Dave Liu8bd522c2008-01-11 18:48:24 +0800551 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200552#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu8bd522c2008-01-11 18:48:24 +0800553
554/*
555 * MMU Setup
556 */
Becky Bruce31d82672008-05-08 19:02:12 -0500557#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Dave Liu8bd522c2008-01-11 18:48:24 +0800558
559/* DDR: cache cacheable */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500560#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500561 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500562 | BATL_MEMCOHERENCE)
563#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
564 | BATU_BL_128M \
565 | BATU_VS \
566 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200567#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
568#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu8bd522c2008-01-11 18:48:24 +0800569
570/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500571#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500572 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500573 | BATL_CACHEINHIBIT \
574 | BATL_GUARDEDSTORAGE)
575#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
576 | BATU_BL_8M \
577 | BATU_VS \
578 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200579#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
580#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu8bd522c2008-01-11 18:48:24 +0800581
582/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500583#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500584 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500585 | BATL_MEMCOHERENCE)
586#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
587 | BATU_BL_32M \
588 | BATU_VS \
589 | BATU_VP)
590#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500591 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500592 | BATL_CACHEINHIBIT \
593 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200594#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu8bd522c2008-01-11 18:48:24 +0800595
596/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500597#define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger6f681b72011-10-11 23:57:11 -0500598#define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \
599 | BATU_BL_128K \
600 | BATU_VS \
601 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200602#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
603#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu8bd522c2008-01-11 18:48:24 +0800604
605/* PCI MEM space: cacheable */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500606#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500607 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500608 | BATL_MEMCOHERENCE)
609#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \
610 | BATU_BL_256M \
611 | BATU_VS \
612 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200613#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
614#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu8bd522c2008-01-11 18:48:24 +0800615
616/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500617#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500618 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500619 | BATL_CACHEINHIBIT \
620 | BATL_GUARDEDSTORAGE)
621#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \
622 | BATU_BL_256M \
623 | BATU_VS \
624 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200625#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
626#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu8bd522c2008-01-11 18:48:24 +0800627
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200628#define CONFIG_SYS_IBAT6L 0
629#define CONFIG_SYS_IBAT6U 0
630#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
631#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu8bd522c2008-01-11 18:48:24 +0800632
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200633#define CONFIG_SYS_IBAT7L 0
634#define CONFIG_SYS_IBAT7U 0
635#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
636#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu8bd522c2008-01-11 18:48:24 +0800637
Dave Liu8bd522c2008-01-11 18:48:24 +0800638#if defined(CONFIG_CMD_KGDB)
639#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
640#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
641#endif
642
643/*
644 * Environment Configuration
645 */
646
647#define CONFIG_ENV_OVERWRITE
648
649#if defined(CONFIG_TSEC_ENET)
650#define CONFIG_HAS_ETH0
Dave Liu8bd522c2008-01-11 18:48:24 +0800651#define CONFIG_HAS_ETH1
Dave Liu8bd522c2008-01-11 18:48:24 +0800652#endif
653
654#define CONFIG_BAUDRATE 115200
655
Kim Phillips79f516b2009-08-21 16:34:38 -0500656#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu8bd522c2008-01-11 18:48:24 +0800657
658#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
659#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
660
661#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500662 "netdev=eth0\0" \
663 "consoledev=ttyS0\0" \
664 "ramdiskaddr=1000000\0" \
665 "ramdiskfile=ramfs.83xx\0" \
666 "fdtaddr=780000\0" \
667 "fdtfile=mpc8315erdb.dtb\0" \
668 "usb_phy_type=utmi\0" \
669 ""
Dave Liu8bd522c2008-01-11 18:48:24 +0800670
671#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500672 "setenv bootargs root=/dev/nfs rw " \
673 "nfsroot=$serverip:$rootpath " \
674 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
675 "$netdev:off " \
676 "console=$consoledev,$baudrate $othbootargs;" \
677 "tftp $loadaddr $bootfile;" \
678 "tftp $fdtaddr $fdtfile;" \
679 "bootm $loadaddr - $fdtaddr"
Dave Liu8bd522c2008-01-11 18:48:24 +0800680
681#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500682 "setenv bootargs root=/dev/ram rw " \
683 "console=$consoledev,$baudrate $othbootargs;" \
684 "tftp $ramdiskaddr $ramdiskfile;" \
685 "tftp $loadaddr $bootfile;" \
686 "tftp $fdtaddr $fdtfile;" \
687 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liu8bd522c2008-01-11 18:48:24 +0800688
689
690#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
691
692#endif /* __CONFIG_H */