Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 1 | /* |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame^] | 2 | * SPDX-License-Identifier: GPL-2.0+ |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 3 | */ |
| 4 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 5 | #include <asm-offsets.h> |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 6 | #include <ppc_asm.tmpl> |
Peter Tyser | 61f2b38 | 2010-04-12 22:28:07 -0500 | [diff] [blame] | 7 | #include <asm/mmu.h> |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 8 | #include <config.h> |
| 9 | |
Matthias Fuchs | 3b4bd2d | 2009-09-30 11:55:04 +0200 | [diff] [blame] | 10 | /* |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 11 | * TLB TABLE |
| 12 | * |
| 13 | * This table is used by the cpu boot code to setup the initial tlb |
| 14 | * entries. Rather than make broad assumptions in the cpu source tree, |
| 15 | * this table lets each board set things up however they like. |
| 16 | * |
| 17 | * Pointer to the table is returned in r1 |
| 18 | * |
Matthias Fuchs | 3b4bd2d | 2009-09-30 11:55:04 +0200 | [diff] [blame] | 19 | */ |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 20 | .section .bootpg,"ax" |
| 21 | .globl tlbtab |
| 22 | |
| 23 | tlbtab: |
| 24 | tlbtab_start |
| 25 | |
| 26 | /* |
| 27 | * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the |
| 28 | * speed up boot process. It is patched after relocation to enable SA_I |
| 29 | */ |
| 30 | #ifndef CONFIG_NAND_SPL |
Stefan Roese | cf6eb6d | 2010-04-14 13:57:18 +0200 | [diff] [blame] | 31 | tlbentry( CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 1, AC_RWX | SA_G ) |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 32 | #else |
Stefan Roese | cf6eb6d | 2010-04-14 13:57:18 +0200 | [diff] [blame] | 33 | tlbentry( CONFIG_SYS_NAND_BOOT_SPL_SRC, SZ_4K, CONFIG_SYS_NAND_BOOT_SPL_SRC, 1, AC_RWX | SA_G ) |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 34 | #endif |
| 35 | |
Matthias Fuchs | 3b4bd2d | 2009-09-30 11:55:04 +0200 | [diff] [blame] | 36 | /* TLB entries for DDR2 SDRAM are generated dynamically */ |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 37 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 38 | #ifdef CONFIG_SYS_INIT_RAM_DCACHE |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 39 | /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */ |
Stefan Roese | cf6eb6d | 2010-04-14 13:57:18 +0200 | [diff] [blame] | 40 | tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_RWX | SA_G ) |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 41 | #endif |
| 42 | |
| 43 | /* TLB-entry for PCI Memory */ |
Stefan Roese | cf6eb6d | 2010-04-14 13:57:18 +0200 | [diff] [blame] | 44 | tlbentry( CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 1, AC_RW | SA_IG ) |
| 45 | tlbentry( CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 1, AC_RW | SA_IG ) |
| 46 | tlbentry( CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 1, AC_RW | SA_IG ) |
| 47 | tlbentry( CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 1, AC_RW | SA_IG ) |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 48 | |
| 49 | /* TLB-entries for EBC */ |
| 50 | /* PMC440 maps EBC to 0xef000000 which is handled by the peripheral |
| 51 | * tlb entry. |
| 52 | * This dummy entry is only for convinience in order not to modify the |
| 53 | * amount of entries. Currently OS/9 relies on this :-) |
| 54 | */ |
Stefan Roese | cf6eb6d | 2010-04-14 13:57:18 +0200 | [diff] [blame] | 55 | tlbentry( 0xc0000000, SZ_256M, 0xc0000000, 1, AC_RWX | SA_IG ) |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 56 | |
| 57 | /* TLB-entry for NAND */ |
Stefan Roese | cf6eb6d | 2010-04-14 13:57:18 +0200 | [diff] [blame] | 58 | tlbentry( CONFIG_SYS_NAND_ADDR, SZ_1K, CONFIG_SYS_NAND_ADDR, 1, AC_RWX | SA_IG ) |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 59 | |
| 60 | /* TLB-entry for Internal Registers & OCM */ |
Stefan Roese | cf6eb6d | 2010-04-14 13:57:18 +0200 | [diff] [blame] | 61 | tlbentry( 0xe0000000, SZ_16M, 0xe0000000, 0, AC_RWX | SA_I ) |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 62 | |
| 63 | /*TLB-entry PCI registers*/ |
Stefan Roese | cf6eb6d | 2010-04-14 13:57:18 +0200 | [diff] [blame] | 64 | tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_RWX | SA_IG ) |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 65 | |
| 66 | /* TLB-entry for peripherals */ |
Stefan Roese | cf6eb6d | 2010-04-14 13:57:18 +0200 | [diff] [blame] | 67 | tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_RWX | SA_IG) |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 68 | |
| 69 | /* TLB-entry PCI IO space */ |
Stefan Roese | cf6eb6d | 2010-04-14 13:57:18 +0200 | [diff] [blame] | 70 | tlbentry(0xE8000000, SZ_64K, 0xE8000000, 1, AC_RWX | SA_IG) |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 71 | |
| 72 | /* TODO: what about high IO space */ |
| 73 | tlbtab_end |
| 74 | |
| 75 | #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) |
| 76 | /* |
| 77 | * For NAND booting the first TLB has to be reconfigured to full size |
| 78 | * and with caching disabled after running from RAM! |
| 79 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 80 | #define TLB00 TLB0(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M) |
| 81 | #define TLB01 TLB1(CONFIG_SYS_BOOT_BASE_ADDR, 1) |
Stefan Roese | cf6eb6d | 2010-04-14 13:57:18 +0200 | [diff] [blame] | 82 | #define TLB02 TLB2(AC_RWX | SA_IG) |
Matthias Fuchs | 72c5d52 | 2007-12-28 17:07:14 +0100 | [diff] [blame] | 83 | |
| 84 | .globl reconfig_tlb0 |
| 85 | reconfig_tlb0: |
| 86 | sync |
| 87 | isync |
| 88 | addi r4,r0,0x0000 /* TLB entry #0 */ |
| 89 | lis r5,TLB00@h |
| 90 | ori r5,r5,TLB00@l |
| 91 | tlbwe r5,r4,0x0000 /* Save it out */ |
| 92 | lis r5,TLB01@h |
| 93 | ori r5,r5,TLB01@l |
| 94 | tlbwe r5,r4,0x0001 /* Save it out */ |
| 95 | lis r5,TLB02@h |
| 96 | ori r5,r5,TLB02@l |
| 97 | tlbwe r5,r4,0x0002 /* Save it out */ |
| 98 | sync |
| 99 | isync |
| 100 | blr |
| 101 | #endif |