blob: b56e9493efe59a576bad8834315ee4f16cd6ac94 [file] [log] [blame]
Aneesh Vd2f18c22011-07-21 09:09:59 -04001/*
2 * (C) Copyright 2010
3 * Texas Instruments, <www.ti.com>
4 *
5 * Aneesh V <aneesh@ti.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Aneesh Vd2f18c22011-07-21 09:09:59 -04008 */
9#ifndef _OMAP_COMMON_H_
10#define _OMAP_COMMON_H_
11
SRICHARAN R4a0eb752013-04-24 00:41:24 +000012#ifndef __ASSEMBLY__
13
SRICHARAN R01b753f2013-02-04 04:22:00 +000014#include <common.h>
15
Lokesh Vutla97405d82013-05-30 03:19:38 +000016#define NUM_SYS_CLKS 7
SRICHARAN Ree9447b2013-02-04 04:22:01 +000017
SRICHARAN R01b753f2013-02-04 04:22:00 +000018struct prcm_regs {
19 /* cm1.ckgen */
20 u32 cm_clksel_core;
21 u32 cm_clksel_abe;
22 u32 cm_dll_ctrl;
23 u32 cm_clkmode_dpll_core;
24 u32 cm_idlest_dpll_core;
25 u32 cm_autoidle_dpll_core;
26 u32 cm_clksel_dpll_core;
27 u32 cm_div_m2_dpll_core;
28 u32 cm_div_m3_dpll_core;
29 u32 cm_div_h11_dpll_core;
30 u32 cm_div_h12_dpll_core;
31 u32 cm_div_h13_dpll_core;
32 u32 cm_div_h14_dpll_core;
SRICHARAN Rafc2f9d2013-02-12 01:33:42 +000033 u32 cm_div_h21_dpll_core;
34 u32 cm_div_h24_dpll_core;
SRICHARAN R01b753f2013-02-04 04:22:00 +000035 u32 cm_ssc_deltamstep_dpll_core;
36 u32 cm_ssc_modfreqdiv_dpll_core;
37 u32 cm_emu_override_dpll_core;
38 u32 cm_div_h22_dpllcore;
39 u32 cm_div_h23_dpll_core;
40 u32 cm_clkmode_dpll_mpu;
41 u32 cm_idlest_dpll_mpu;
42 u32 cm_autoidle_dpll_mpu;
43 u32 cm_clksel_dpll_mpu;
44 u32 cm_div_m2_dpll_mpu;
45 u32 cm_ssc_deltamstep_dpll_mpu;
46 u32 cm_ssc_modfreqdiv_dpll_mpu;
47 u32 cm_bypclk_dpll_mpu;
48 u32 cm_clkmode_dpll_iva;
49 u32 cm_idlest_dpll_iva;
50 u32 cm_autoidle_dpll_iva;
51 u32 cm_clksel_dpll_iva;
52 u32 cm_div_h11_dpll_iva;
53 u32 cm_div_h12_dpll_iva;
54 u32 cm_ssc_deltamstep_dpll_iva;
55 u32 cm_ssc_modfreqdiv_dpll_iva;
56 u32 cm_bypclk_dpll_iva;
57 u32 cm_clkmode_dpll_abe;
58 u32 cm_idlest_dpll_abe;
59 u32 cm_autoidle_dpll_abe;
60 u32 cm_clksel_dpll_abe;
61 u32 cm_div_m2_dpll_abe;
62 u32 cm_div_m3_dpll_abe;
63 u32 cm_ssc_deltamstep_dpll_abe;
64 u32 cm_ssc_modfreqdiv_dpll_abe;
65 u32 cm_clkmode_dpll_ddrphy;
66 u32 cm_idlest_dpll_ddrphy;
67 u32 cm_autoidle_dpll_ddrphy;
68 u32 cm_clksel_dpll_ddrphy;
69 u32 cm_div_m2_dpll_ddrphy;
70 u32 cm_div_h11_dpll_ddrphy;
71 u32 cm_div_h12_dpll_ddrphy;
72 u32 cm_div_h13_dpll_ddrphy;
73 u32 cm_ssc_deltamstep_dpll_ddrphy;
Lokesh Vutlad4e41292013-02-17 23:33:37 +000074 u32 cm_clkmode_dpll_dsp;
SRICHARAN R01b753f2013-02-04 04:22:00 +000075 u32 cm_shadow_freq_config1;
76 u32 cm_mpu_mpu_clkctrl;
77
78 /* cm1.dsp */
79 u32 cm_dsp_clkstctrl;
80 u32 cm_dsp_dsp_clkctrl;
81
82 /* cm1.abe */
83 u32 cm1_abe_clkstctrl;
84 u32 cm1_abe_l4abe_clkctrl;
85 u32 cm1_abe_aess_clkctrl;
86 u32 cm1_abe_pdm_clkctrl;
87 u32 cm1_abe_dmic_clkctrl;
88 u32 cm1_abe_mcasp_clkctrl;
89 u32 cm1_abe_mcbsp1_clkctrl;
90 u32 cm1_abe_mcbsp2_clkctrl;
91 u32 cm1_abe_mcbsp3_clkctrl;
92 u32 cm1_abe_slimbus_clkctrl;
93 u32 cm1_abe_timer5_clkctrl;
94 u32 cm1_abe_timer6_clkctrl;
95 u32 cm1_abe_timer7_clkctrl;
96 u32 cm1_abe_timer8_clkctrl;
97 u32 cm1_abe_wdt3_clkctrl;
98
99 /* cm2.ckgen */
100 u32 cm_clksel_mpu_m3_iss_root;
101 u32 cm_clksel_usb_60mhz;
102 u32 cm_scale_fclk;
103 u32 cm_core_dvfs_perf1;
104 u32 cm_core_dvfs_perf2;
105 u32 cm_core_dvfs_perf3;
106 u32 cm_core_dvfs_perf4;
107 u32 cm_core_dvfs_current;
108 u32 cm_iva_dvfs_perf_tesla;
109 u32 cm_iva_dvfs_perf_ivahd;
110 u32 cm_iva_dvfs_perf_abe;
111 u32 cm_iva_dvfs_current;
112 u32 cm_clkmode_dpll_per;
113 u32 cm_idlest_dpll_per;
114 u32 cm_autoidle_dpll_per;
115 u32 cm_clksel_dpll_per;
116 u32 cm_div_m2_dpll_per;
117 u32 cm_div_m3_dpll_per;
118 u32 cm_div_h11_dpll_per;
119 u32 cm_div_h12_dpll_per;
SRICHARAN Rafc2f9d2013-02-12 01:33:42 +0000120 u32 cm_div_h13_dpll_per;
SRICHARAN R01b753f2013-02-04 04:22:00 +0000121 u32 cm_div_h14_dpll_per;
122 u32 cm_ssc_deltamstep_dpll_per;
123 u32 cm_ssc_modfreqdiv_dpll_per;
124 u32 cm_emu_override_dpll_per;
125 u32 cm_clkmode_dpll_usb;
126 u32 cm_idlest_dpll_usb;
127 u32 cm_autoidle_dpll_usb;
128 u32 cm_clksel_dpll_usb;
129 u32 cm_div_m2_dpll_usb;
130 u32 cm_ssc_deltamstep_dpll_usb;
131 u32 cm_ssc_modfreqdiv_dpll_usb;
132 u32 cm_clkdcoldo_dpll_usb;
Lokesh Vutlad4e41292013-02-17 23:33:37 +0000133 u32 cm_clkmode_dpll_pcie_ref;
134 u32 cm_clkmode_apll_pcie;
135 u32 cm_idlest_apll_pcie;
136 u32 cm_div_m2_apll_pcie;
137 u32 cm_clkvcoldo_apll_pcie;
SRICHARAN R01b753f2013-02-04 04:22:00 +0000138 u32 cm_clkmode_dpll_unipro;
139 u32 cm_idlest_dpll_unipro;
140 u32 cm_autoidle_dpll_unipro;
141 u32 cm_clksel_dpll_unipro;
142 u32 cm_div_m2_dpll_unipro;
143 u32 cm_ssc_deltamstep_dpll_unipro;
144 u32 cm_ssc_modfreqdiv_dpll_unipro;
145
146 /* cm2.core */
147 u32 cm_coreaon_bandgap_clkctrl;
Lokesh Vutlad4d986e2013-02-12 01:33:45 +0000148 u32 cm_coreaon_io_srcomp_clkctrl;
SRICHARAN R01b753f2013-02-04 04:22:00 +0000149 u32 cm_l3_1_clkstctrl;
150 u32 cm_l3_1_dynamicdep;
151 u32 cm_l3_1_l3_1_clkctrl;
152 u32 cm_l3_2_clkstctrl;
153 u32 cm_l3_2_dynamicdep;
154 u32 cm_l3_2_l3_2_clkctrl;
Lokesh Vutlad4e41292013-02-17 23:33:37 +0000155 u32 cm_l3_gpmc_clkctrl;
SRICHARAN R01b753f2013-02-04 04:22:00 +0000156 u32 cm_l3_2_ocmc_ram_clkctrl;
157 u32 cm_mpu_m3_clkstctrl;
158 u32 cm_mpu_m3_staticdep;
159 u32 cm_mpu_m3_dynamicdep;
160 u32 cm_mpu_m3_mpu_m3_clkctrl;
161 u32 cm_sdma_clkstctrl;
162 u32 cm_sdma_staticdep;
163 u32 cm_sdma_dynamicdep;
164 u32 cm_sdma_sdma_clkctrl;
165 u32 cm_memif_clkstctrl;
166 u32 cm_memif_dmm_clkctrl;
167 u32 cm_memif_emif_fw_clkctrl;
168 u32 cm_memif_emif_1_clkctrl;
169 u32 cm_memif_emif_2_clkctrl;
170 u32 cm_memif_dll_clkctrl;
171 u32 cm_memif_emif_h1_clkctrl;
172 u32 cm_memif_emif_h2_clkctrl;
173 u32 cm_memif_dll_h_clkctrl;
174 u32 cm_c2c_clkstctrl;
175 u32 cm_c2c_staticdep;
176 u32 cm_c2c_dynamicdep;
177 u32 cm_c2c_sad2d_clkctrl;
178 u32 cm_c2c_modem_icr_clkctrl;
179 u32 cm_c2c_sad2d_fw_clkctrl;
180 u32 cm_l4cfg_clkstctrl;
181 u32 cm_l4cfg_dynamicdep;
182 u32 cm_l4cfg_l4_cfg_clkctrl;
183 u32 cm_l4cfg_hw_sem_clkctrl;
184 u32 cm_l4cfg_mailbox_clkctrl;
185 u32 cm_l4cfg_sar_rom_clkctrl;
186 u32 cm_l3instr_clkstctrl;
187 u32 cm_l3instr_l3_3_clkctrl;
188 u32 cm_l3instr_l3_instr_clkctrl;
189 u32 cm_l3instr_intrconn_wp1_clkctrl;
190
191 /* cm2.ivahd */
192 u32 cm_ivahd_clkstctrl;
193 u32 cm_ivahd_ivahd_clkctrl;
194 u32 cm_ivahd_sl2_clkctrl;
195
196 /* cm2.cam */
197 u32 cm_cam_clkstctrl;
198 u32 cm_cam_iss_clkctrl;
199 u32 cm_cam_fdif_clkctrl;
Lokesh Vutlad4e41292013-02-17 23:33:37 +0000200 u32 cm_cam_vip1_clkctrl;
201 u32 cm_cam_vip2_clkctrl;
202 u32 cm_cam_vip3_clkctrl;
203 u32 cm_cam_lvdsrx_clkctrl;
204 u32 cm_cam_csi1_clkctrl;
205 u32 cm_cam_csi2_clkctrl;
SRICHARAN R01b753f2013-02-04 04:22:00 +0000206
207 /* cm2.dss */
208 u32 cm_dss_clkstctrl;
209 u32 cm_dss_dss_clkctrl;
210
211 /* cm2.sgx */
212 u32 cm_sgx_clkstctrl;
213 u32 cm_sgx_sgx_clkctrl;
214
215 /* cm2.l3init */
216 u32 cm_l3init_clkstctrl;
217
218 /* cm2.l3init */
219 u32 cm_l3init_hsmmc1_clkctrl;
220 u32 cm_l3init_hsmmc2_clkctrl;
221 u32 cm_l3init_hsi_clkctrl;
222 u32 cm_l3init_hsusbhost_clkctrl;
223 u32 cm_l3init_hsusbotg_clkctrl;
224 u32 cm_l3init_hsusbtll_clkctrl;
225 u32 cm_l3init_p1500_clkctrl;
226 u32 cm_l3init_fsusb_clkctrl;
227 u32 cm_l3init_ocp2scp1_clkctrl;
228
Andrii Tseglytskyi4d0df9c2013-05-20 22:42:08 +0000229 u32 prm_irqstatus_mpu_2;
230
SRICHARAN R01b753f2013-02-04 04:22:00 +0000231 /* cm2.l4per */
232 u32 cm_l4per_clkstctrl;
233 u32 cm_l4per_dynamicdep;
234 u32 cm_l4per_adc_clkctrl;
235 u32 cm_l4per_gptimer10_clkctrl;
236 u32 cm_l4per_gptimer11_clkctrl;
237 u32 cm_l4per_gptimer2_clkctrl;
238 u32 cm_l4per_gptimer3_clkctrl;
239 u32 cm_l4per_gptimer4_clkctrl;
240 u32 cm_l4per_gptimer9_clkctrl;
241 u32 cm_l4per_elm_clkctrl;
242 u32 cm_l4per_gpio2_clkctrl;
243 u32 cm_l4per_gpio3_clkctrl;
244 u32 cm_l4per_gpio4_clkctrl;
245 u32 cm_l4per_gpio5_clkctrl;
246 u32 cm_l4per_gpio6_clkctrl;
247 u32 cm_l4per_hdq1w_clkctrl;
248 u32 cm_l4per_hecc1_clkctrl;
249 u32 cm_l4per_hecc2_clkctrl;
250 u32 cm_l4per_i2c1_clkctrl;
251 u32 cm_l4per_i2c2_clkctrl;
252 u32 cm_l4per_i2c3_clkctrl;
253 u32 cm_l4per_i2c4_clkctrl;
254 u32 cm_l4per_l4per_clkctrl;
255 u32 cm_l4per_mcasp2_clkctrl;
256 u32 cm_l4per_mcasp3_clkctrl;
257 u32 cm_l4per_mgate_clkctrl;
258 u32 cm_l4per_mcspi1_clkctrl;
259 u32 cm_l4per_mcspi2_clkctrl;
260 u32 cm_l4per_mcspi3_clkctrl;
261 u32 cm_l4per_mcspi4_clkctrl;
262 u32 cm_l4per_gpio7_clkctrl;
263 u32 cm_l4per_gpio8_clkctrl;
264 u32 cm_l4per_mmcsd3_clkctrl;
265 u32 cm_l4per_mmcsd4_clkctrl;
266 u32 cm_l4per_msprohg_clkctrl;
267 u32 cm_l4per_slimbus2_clkctrl;
268 u32 cm_l4per_uart1_clkctrl;
269 u32 cm_l4per_uart2_clkctrl;
270 u32 cm_l4per_uart3_clkctrl;
271 u32 cm_l4per_uart4_clkctrl;
272 u32 cm_l4per_mmcsd5_clkctrl;
273 u32 cm_l4per_i2c5_clkctrl;
274 u32 cm_l4per_uart5_clkctrl;
275 u32 cm_l4per_uart6_clkctrl;
276 u32 cm_l4sec_clkstctrl;
277 u32 cm_l4sec_staticdep;
278 u32 cm_l4sec_dynamicdep;
279 u32 cm_l4sec_aes1_clkctrl;
280 u32 cm_l4sec_aes2_clkctrl;
281 u32 cm_l4sec_des3des_clkctrl;
282 u32 cm_l4sec_pkaeip29_clkctrl;
283 u32 cm_l4sec_rng_clkctrl;
284 u32 cm_l4sec_sha2md51_clkctrl;
285 u32 cm_l4sec_cryptodma_clkctrl;
286
287 /* l4 wkup regs */
288 u32 cm_abe_pll_ref_clksel;
289 u32 cm_sys_clksel;
Lokesh Vutla97405d82013-05-30 03:19:38 +0000290 u32 cm_abe_pll_sys_clksel;
SRICHARAN R01b753f2013-02-04 04:22:00 +0000291 u32 cm_wkup_clkstctrl;
292 u32 cm_wkup_l4wkup_clkctrl;
293 u32 cm_wkup_wdtimer1_clkctrl;
294 u32 cm_wkup_wdtimer2_clkctrl;
295 u32 cm_wkup_gpio1_clkctrl;
296 u32 cm_wkup_gptimer1_clkctrl;
297 u32 cm_wkup_gptimer12_clkctrl;
298 u32 cm_wkup_synctimer_clkctrl;
299 u32 cm_wkup_usim_clkctrl;
300 u32 cm_wkup_sarram_clkctrl;
301 u32 cm_wkup_keyboard_clkctrl;
302 u32 cm_wkup_rtc_clkctrl;
303 u32 cm_wkup_bandgap_clkctrl;
304 u32 cm_wkupaon_scrm_clkctrl;
Lokesh Vutlad4d986e2013-02-12 01:33:45 +0000305 u32 cm_wkupaon_io_srcomp_clkctrl;
Lokesh Vutlad4e41292013-02-17 23:33:37 +0000306 u32 prm_rstctrl;
307 u32 prm_rstst;
Lokesh Vutla0b1b60c2013-04-17 20:49:40 +0000308 u32 prm_rsttime;
SRICHARAN R01b753f2013-02-04 04:22:00 +0000309 u32 prm_vc_val_bypass;
310 u32 prm_vc_cfg_i2c_mode;
311 u32 prm_vc_cfg_i2c_clk;
312 u32 prm_sldo_core_setup;
313 u32 prm_sldo_core_ctrl;
314 u32 prm_sldo_mpu_setup;
315 u32 prm_sldo_mpu_ctrl;
316 u32 prm_sldo_mm_setup;
317 u32 prm_sldo_mm_ctrl;
Andrii Tseglytskyi4d0df9c2013-05-20 22:42:08 +0000318 u32 prm_abbldo_mpu_setup;
319 u32 prm_abbldo_mpu_ctrl;
SRICHARAN R01b753f2013-02-04 04:22:00 +0000320
321 u32 cm_div_m4_dpll_core;
322 u32 cm_div_m5_dpll_core;
323 u32 cm_div_m6_dpll_core;
324 u32 cm_div_m7_dpll_core;
325 u32 cm_div_m4_dpll_iva;
326 u32 cm_div_m5_dpll_iva;
327 u32 cm_div_m4_dpll_ddrphy;
328 u32 cm_div_m5_dpll_ddrphy;
329 u32 cm_div_m6_dpll_ddrphy;
330 u32 cm_div_m4_dpll_per;
331 u32 cm_div_m5_dpll_per;
332 u32 cm_div_m6_dpll_per;
333 u32 cm_div_m7_dpll_per;
334 u32 cm_l3instr_intrconn_wp1_clkct;
335 u32 cm_l3init_usbphy_clkctrl;
336 u32 cm_l4per_mcbsp4_clkctrl;
337 u32 prm_vc_cfg_channel;
Lubomir Popovee28eda2013-05-15 04:41:01 +0000338
339 /* SCRM stuff, used by some boards */
340 u32 scrm_auxclk0;
341 u32 scrm_auxclk1;
SRICHARAN R01b753f2013-02-04 04:22:00 +0000342};
343
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000344struct omap_sys_ctrl_regs {
345 u32 control_status;
Andrii Tseglytskyi4d0df9c2013-05-20 22:42:08 +0000346 u32 control_std_fuse_opp_vdd_mpu_2;
Lokesh Vutla8b12f172013-02-12 21:29:06 +0000347 u32 control_core_mmr_lock1;
348 u32 control_core_mmr_lock2;
349 u32 control_core_mmr_lock3;
350 u32 control_core_mmr_lock4;
351 u32 control_core_mmr_lock5;
352 u32 control_core_control_io1;
353 u32 control_core_control_io2;
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000354 u32 control_id_code;
355 u32 control_std_fuse_opp_bgap;
356 u32 control_ldosram_iva_voltage_ctrl;
357 u32 control_ldosram_mpu_voltage_ctrl;
358 u32 control_ldosram_core_voltage_ctrl;
Lokesh Vutla9239f5b2013-05-30 02:54:30 +0000359 u32 control_usbotghs_ctrl;
Lokesh Vutla8b12f172013-02-12 21:29:06 +0000360 u32 control_padconf_core_base;
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000361 u32 control_paconf_global;
362 u32 control_paconf_mode;
363 u32 control_smart1io_padconf_0;
364 u32 control_smart1io_padconf_1;
365 u32 control_smart1io_padconf_2;
366 u32 control_smart2io_padconf_0;
367 u32 control_smart2io_padconf_1;
368 u32 control_smart2io_padconf_2;
369 u32 control_smart3io_padconf_0;
370 u32 control_smart3io_padconf_1;
371 u32 control_pbias;
372 u32 control_i2c_0;
373 u32 control_camera_rx;
374 u32 control_hdmi_tx_phy;
375 u32 control_uniportm;
376 u32 control_dsiphy;
377 u32 control_mcbsplp;
378 u32 control_usb2phycore;
379 u32 control_hdmi_1;
380 u32 control_hsi;
381 u32 control_ddr3ch1_0;
382 u32 control_ddr3ch2_0;
383 u32 control_ddrch1_0;
384 u32 control_ddrch1_1;
385 u32 control_ddrch2_0;
386 u32 control_ddrch2_1;
387 u32 control_lpddr2ch1_0;
388 u32 control_lpddr2ch1_1;
389 u32 control_ddrio_0;
390 u32 control_ddrio_1;
391 u32 control_ddrio_2;
Sricharan R92b04822013-05-30 03:19:39 +0000392 u32 control_ddr_control_ext_0;
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000393 u32 control_lpddr2io1_0;
394 u32 control_lpddr2io1_1;
395 u32 control_lpddr2io1_2;
396 u32 control_lpddr2io1_3;
397 u32 control_lpddr2io2_0;
398 u32 control_lpddr2io2_1;
399 u32 control_lpddr2io2_2;
400 u32 control_lpddr2io2_3;
401 u32 control_hyst_1;
402 u32 control_usbb_hsic_control;
403 u32 control_c2c;
404 u32 control_core_control_spare_rw;
405 u32 control_core_control_spare_r;
406 u32 control_core_control_spare_r_c0;
407 u32 control_srcomp_north_side;
408 u32 control_srcomp_south_side;
409 u32 control_srcomp_east_side;
410 u32 control_srcomp_west_side;
411 u32 control_srcomp_code_latch;
412 u32 control_pbiaslite;
413 u32 control_port_emif1_sdram_config;
414 u32 control_port_emif1_lpddr2_nvm_config;
415 u32 control_port_emif2_sdram_config;
416 u32 control_emif1_sdram_config_ext;
417 u32 control_emif2_sdram_config_ext;
Andrii Tseglytskyi4d0df9c2013-05-20 22:42:08 +0000418 u32 control_wkup_ldovbb_mpu_voltage_ctrl;
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000419 u32 control_smart1nopmio_padconf_0;
420 u32 control_smart1nopmio_padconf_1;
421 u32 control_padconf_mode;
422 u32 control_xtal_oscillator;
423 u32 control_i2c_2;
424 u32 control_ckobuffer;
425 u32 control_wkup_control_spare_rw;
426 u32 control_wkup_control_spare_r;
427 u32 control_wkup_control_spare_r_c0;
428 u32 control_srcomp_east_side_wkup;
429 u32 control_efuse_1;
430 u32 control_efuse_2;
431 u32 control_efuse_3;
432 u32 control_efuse_4;
433 u32 control_efuse_5;
434 u32 control_efuse_6;
435 u32 control_efuse_7;
436 u32 control_efuse_8;
437 u32 control_efuse_9;
438 u32 control_efuse_10;
439 u32 control_efuse_11;
440 u32 control_efuse_12;
441 u32 control_efuse_13;
Lokesh Vutla8b12f172013-02-12 21:29:06 +0000442 u32 control_padconf_wkup_base;
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000443};
444
SRICHARAN Ree9447b2013-02-04 04:22:01 +0000445struct dpll_params {
446 u32 m;
447 u32 n;
448 s8 m2;
449 s8 m3;
450 s8 m4_h11;
451 s8 m5_h12;
452 s8 m6_h13;
453 s8 m7_h14;
SRICHARAN R47abc3d2013-02-12 01:33:43 +0000454 s8 h21;
SRICHARAN Ree9447b2013-02-04 04:22:01 +0000455 s8 h22;
456 s8 h23;
SRICHARAN R47abc3d2013-02-12 01:33:43 +0000457 s8 h24;
SRICHARAN Ree9447b2013-02-04 04:22:01 +0000458};
459
460struct dpll_regs {
461 u32 cm_clkmode_dpll;
462 u32 cm_idlest_dpll;
463 u32 cm_autoidle_dpll;
464 u32 cm_clksel_dpll;
465 u32 cm_div_m2_dpll;
466 u32 cm_div_m3_dpll;
467 u32 cm_div_m4_h11_dpll;
468 u32 cm_div_m5_h12_dpll;
469 u32 cm_div_m6_h13_dpll;
470 u32 cm_div_m7_h14_dpll;
SRICHARAN R47abc3d2013-02-12 01:33:43 +0000471 u32 reserved[2];
472 u32 cm_div_h21_dpll;
SRICHARAN Ree9447b2013-02-04 04:22:01 +0000473 u32 cm_div_h22_dpll;
474 u32 cm_div_h23_dpll;
SRICHARAN R47abc3d2013-02-12 01:33:43 +0000475 u32 cm_div_h24_dpll;
SRICHARAN Ree9447b2013-02-04 04:22:01 +0000476};
477
478struct dplls {
479 const struct dpll_params *mpu;
480 const struct dpll_params *core;
481 const struct dpll_params *per;
482 const struct dpll_params *abe;
483 const struct dpll_params *iva;
484 const struct dpll_params *usb;
Lokesh Vutlaea8eff12013-02-12 21:29:05 +0000485 const struct dpll_params *ddr;
SRICHARAN Ree9447b2013-02-04 04:22:01 +0000486};
487
SRICHARAN R3fcdd4a2013-02-04 04:22:02 +0000488struct pmic_data {
489 u32 base_offset;
490 u32 step;
491 u32 start_code;
492 unsigned gpio;
493 int gpio_en;
Lokesh Vutla4ca94d82013-05-30 02:54:33 +0000494 u32 i2c_slave_addr;
495 void (*pmic_bus_init)(void);
496 int (*pmic_write)(u8 sa, u8 reg_addr, u8 reg_data);
SRICHARAN R3fcdd4a2013-02-04 04:22:02 +0000497};
498
Nishanth Menon18c9d552013-05-30 03:19:31 +0000499/**
500 * struct volts_efuse_data - efuse definition for voltage
501 * @reg: register address for efuse
502 * @reg_bits: Number of bits in a register address, mandatory.
503 */
504struct volts_efuse_data {
505 u32 reg;
506 u8 reg_bits;
SRICHARAN R3fcdd4a2013-02-04 04:22:02 +0000507};
508
509struct volts {
510 u32 value;
511 u32 addr;
Nishanth Menon18c9d552013-05-30 03:19:31 +0000512 struct volts_efuse_data efuse;
SRICHARAN R3fcdd4a2013-02-04 04:22:02 +0000513 struct pmic_data *pmic;
514};
515
516struct vcores_data {
517 struct volts mpu;
518 struct volts core;
519 struct volts mm;
Lokesh Vutla63fc0c72013-05-30 03:19:29 +0000520 struct volts gpu;
521 struct volts eve;
522 struct volts iva;
SRICHARAN R3fcdd4a2013-02-04 04:22:02 +0000523};
524
SRICHARAN R01b753f2013-02-04 04:22:00 +0000525extern struct prcm_regs const **prcm;
526extern struct prcm_regs const omap5_es1_prcm;
SRICHARAN Rafc2f9d2013-02-12 01:33:42 +0000527extern struct prcm_regs const omap5_es2_prcm;
SRICHARAN R01b753f2013-02-04 04:22:00 +0000528extern struct prcm_regs const omap4_prcm;
Lokesh Vutlad4e41292013-02-17 23:33:37 +0000529extern struct prcm_regs const dra7xx_prcm;
SRICHARAN Ree9447b2013-02-04 04:22:01 +0000530extern struct dplls const **dplls_data;
SRICHARAN R3fcdd4a2013-02-04 04:22:02 +0000531extern struct vcores_data const **omap_vcores;
SRICHARAN Ree9447b2013-02-04 04:22:01 +0000532extern const u32 sys_clk_array[8];
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000533extern struct omap_sys_ctrl_regs const **ctrl;
534extern struct omap_sys_ctrl_regs const omap4_ctrl;
535extern struct omap_sys_ctrl_regs const omap5_ctrl;
Lokesh Vutla8b12f172013-02-12 21:29:06 +0000536extern struct omap_sys_ctrl_regs const dra7xx_ctrl;
SRICHARAN R01b753f2013-02-04 04:22:00 +0000537
538void hw_data_init(void);
SRICHARAN Ree9447b2013-02-04 04:22:01 +0000539
540const struct dpll_params *get_mpu_dpll_params(struct dplls const *);
541const struct dpll_params *get_core_dpll_params(struct dplls const *);
542const struct dpll_params *get_per_dpll_params(struct dplls const *);
543const struct dpll_params *get_iva_dpll_params(struct dplls const *);
544const struct dpll_params *get_usb_dpll_params(struct dplls const *);
545const struct dpll_params *get_abe_dpll_params(struct dplls const *);
546
547void do_enable_clocks(u32 const *clk_domains,
548 u32 const *clk_modules_hw_auto,
549 u32 const *clk_modules_explicit_en,
550 u8 wait_for_enable);
551
552void setup_post_dividers(u32 const base,
553 const struct dpll_params *params);
554u32 omap_ddr_clk(void);
555u32 get_sys_clk_index(void);
556void enable_basic_clocks(void);
557void enable_basic_uboot_clocks(void);
558void enable_non_essential_clocks(void);
SRICHARAN R3fcdd4a2013-02-04 04:22:02 +0000559void scale_vcores(struct vcores_data const *);
560u32 get_offset_code(u32 volt_offset, struct pmic_data *pmic);
561void do_scale_vcore(u32 vcore_reg, u32 volt_mv, struct pmic_data *pmic);
Andrii Tseglytskyi4d0df9c2013-05-20 22:42:08 +0000562void abb_setup(u32 fuse, u32 ldovbb, u32 setup, u32 control,
563 u32 txdone, u32 txdone_mask, u32 opp);
564s8 abb_setup_ldovbb(u32 fuse, u32 ldovbb);
Aneesh V37768012011-07-21 09:10:07 -0400565
Aneesh Vd2f18c22011-07-21 09:09:59 -0400566/* HW Init Context */
567#define OMAP_INIT_CONTEXT_SPL 0
568#define OMAP_INIT_CONTEXT_UBOOT_FROM_NOR 1
569#define OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL 2
570#define OMAP_INIT_CONTEXT_UBOOT_AFTER_CH 3
571
Andrii Tseglytskyi4d0df9c2013-05-20 22:42:08 +0000572/* ABB */
573#define OMAP_ABB_NOMINAL_OPP 0
574#define OMAP_ABB_FAST_OPP 1
575#define OMAP_ABB_SLOW_OPP 3
576#define OMAP_ABB_CONTROL_FAST_OPP_SEL_MASK (0x1 << 0)
577#define OMAP_ABB_CONTROL_SLOW_OPP_SEL_MASK (0x1 << 1)
578#define OMAP_ABB_CONTROL_OPP_CHANGE_MASK (0x1 << 2)
579#define OMAP_ABB_CONTROL_SR2_IN_TRANSITION_MASK (0x1 << 6)
580#define OMAP_ABB_SETUP_SR2EN_MASK (0x1 << 0)
581#define OMAP_ABB_SETUP_ACTIVE_FBB_SEL_MASK (0x1 << 2)
582#define OMAP_ABB_SETUP_ACTIVE_RBB_SEL_MASK (0x1 << 1)
583#define OMAP_ABB_SETUP_SR2_WTCNT_VALUE_MASK (0xff << 8)
584
SRICHARAN R087189f2012-03-12 02:25:40 +0000585static inline u32 omap_revision(void)
586{
587 extern u32 *const omap_si_rev;
588 return *omap_si_rev;
589}
Lokesh Vutlae9d6cd02013-05-30 03:19:32 +0000590
591#define OMAP54xx 0x54000000
592
593static inline u8 is_omap54xx(void)
594{
595 extern u32 *const omap_si_rev;
596 return ((*omap_si_rev & 0xFF000000) == OMAP54xx);
597}
SRICHARAN R4a0eb752013-04-24 00:41:24 +0000598#endif
SRICHARAN R087189f2012-03-12 02:25:40 +0000599
Sricharan508a58f2011-11-15 09:49:55 -0500600/*
601 * silicon revisions.
602 * Moving this to common, so that most of code can be moved to common,
603 * directories.
604 */
605
606/* omap4 */
607#define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF
608#define OMAP4430_ES1_0 0x44300100
609#define OMAP4430_ES2_0 0x44300200
610#define OMAP4430_ES2_1 0x44300210
611#define OMAP4430_ES2_2 0x44300220
612#define OMAP4430_ES2_3 0x44300230
613#define OMAP4460_ES1_0 0x44600100
Aneesh V94047582011-11-21 23:39:03 +0000614#define OMAP4460_ES1_1 0x44600110
Sricharan508a58f2011-11-15 09:49:55 -0500615
616/* omap5 */
617#define OMAP5430_SILICON_ID_INVALID 0
618#define OMAP5430_ES1_0 0x54300100
Lokesh Vutla0a0bf7b2012-05-22 00:03:22 +0000619#define OMAP5432_ES1_0 0x54320100
SRICHARAN Reed7c0f2013-02-12 01:33:41 +0000620#define OMAP5430_ES2_0 0x54300200
621#define OMAP5432_ES2_0 0x54320200
Lokesh Vutlade626882013-02-12 21:29:03 +0000622
623/* DRA7XX */
624#define DRA752_ES1_0 0x07520100
SRICHARAN Rf92f2272013-04-24 00:41:22 +0000625
626/*
627 * SRAM scratch space entries
628 */
SRICHARAN Rf92f2272013-04-24 00:41:22 +0000629#define OMAP_SRAM_SCRATCH_OMAP_REV SRAM_SCRATCH_SPACE_ADDR
630#define OMAP_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4)
631#define OMAP_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC)
632#define OMAP_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10)
633#define OMAP_SRAM_SCRATCH_PRCM_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x14)
634#define OMAP_SRAM_SCRATCH_DPLLS_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x18)
635#define OMAP_SRAM_SCRATCH_VCORES_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x1C)
636#define OMAP_SRAM_SCRATCH_SYS_CTRL (SRAM_SCRATCH_SPACE_ADDR + 0x20)
SRICHARAN Rfda06812013-04-24 00:41:23 +0000637#define OMAP_SRAM_SCRATCH_BOOT_PARAMS (SRAM_SCRATCH_SPACE_ADDR + 0x24)
638#define OMAP5_SRAM_SCRATCH_SPACE_END (SRAM_SCRATCH_SPACE_ADDR + 0x28)
639
Aneesh Vd2f18c22011-07-21 09:09:59 -0400640#endif /* _OMAP_COMMON_H_ */