blob: c3a71bfce498895e68c155ec5a455614f1c05df6 [file] [log] [blame]
Lei Wen896e2ca2011-02-09 18:06:58 +05301/*
2 * (C) Copyright 2011
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Lei Wen <leiwen@marvell.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Lei Wen896e2ca2011-02-09 18:06:58 +05307 */
8
9#ifndef _PANTHEON_H
10#define _PANTHEON_H
11
Lei Wen896e2ca2011-02-09 18:06:58 +053012/* Common APB clock register bit definitions */
13#define APBC_APBCLK (1<<0) /* APB Bus Clock Enable */
14#define APBC_FNCLK (1<<1) /* Functional Clock Enable */
15#define APBC_RST (1<<2) /* Reset Generation */
16/* Functional Clock Selection Mask */
17#define APBC_FNCLKSEL(x) (((x) & 0xf) << 4)
18
Lei Wen3d90a2a2011-10-03 20:33:41 +000019/* Common APMU register bit definitions */
20#define APMU_PERI_CLK (1<<4) /* Peripheral Clock Enable */
21#define APMU_AXI_CLK (1<<3) /* AXI Clock Enable*/
22#define APMU_PERI_RST (1<<1) /* Peripheral Reset */
23#define APMU_AXI_RST (1<<0) /* AXI Reset */
24
Lei Wen896e2ca2011-02-09 18:06:58 +053025/* Register Base Addresses */
26#define PANTHEON_DRAM_BASE 0xB0000000
27#define PANTHEON_TIMER_BASE 0xD4014000
28#define PANTHEON_WD_TIMER_BASE 0xD4080000
29#define PANTHEON_APBC_BASE 0xD4015000
30#define PANTHEON_UART1_BASE 0xD4017000
31#define PANTHEON_UART2_BASE 0xD4018000
32#define PANTHEON_GPIO_BASE 0xD4019000
33#define PANTHEON_MFPR_BASE 0xD401E000
34#define PANTHEON_MPMU_BASE 0xD4050000
Lei Wen3d90a2a2011-10-03 20:33:41 +000035#define PANTHEON_APMU_BASE 0xD4282800
Lei Wen896e2ca2011-02-09 18:06:58 +053036#define PANTHEON_CPU_BASE 0xD4282C00
37
38#endif /* _PANTHEON_H */