blob: 2b92be01ad912e51c0bceac61c4d321e7ea986ac [file] [log] [blame]
Eran Libertyf046ccd2005-07-28 10:08:46 -05001/*
Dave Liu19580e62007-09-18 12:37:57 +08002 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
Eran Libertyf046ccd2005-07-28 10:08:46 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
Eran Libertyf046ccd2005-07-28 10:08:46 -050021 */
22
23#include <common.h>
24#include <mpc83xx.h>
25#include <ioports.h>
26
Wolfgang Denkd87080b2006-03-31 18:32:53 +020027DECLARE_GLOBAL_DATA_PTR;
28
Dave Liu7737d5c2006-11-03 12:11:15 -060029#ifdef CONFIG_QE
30extern qe_iop_conf_t qe_iop_conf_tab[];
31extern void qe_config_iopin(u8 port, u8 pin, int dir,
32 int open_drain, int assign);
33extern void qe_init(uint qe_base);
34extern void qe_reset(void);
35
36static void config_qe_ioports(void)
37{
38 u8 port, pin;
39 int dir, open_drain, assign;
40 int i;
41
42 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
43 port = qe_iop_conf_tab[i].port;
44 pin = qe_iop_conf_tab[i].pin;
45 dir = qe_iop_conf_tab[i].dir;
46 open_drain = qe_iop_conf_tab[i].open_drain;
47 assign = qe_iop_conf_tab[i].assign;
48 qe_config_iopin(port, pin, dir, open_drain, assign);
49 }
50}
51#endif
52
Eran Libertyf046ccd2005-07-28 10:08:46 -050053/*
54 * Breathe some life into the CPU...
55 *
56 * Set up the memory map,
57 * initialize a bunch of registers,
58 * initialize the UPM's
59 */
60void cpu_init_f (volatile immap_t * im)
61{
Eran Libertyf046ccd2005-07-28 10:08:46 -050062 /* Pointer is writable since we allocated a register for it */
63 gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
64
65 /* Clear initial global data */
66 memset ((void *) gd, 0, sizeof (gd_t));
67
Timur Tabi2ad6b512006-10-31 18:44:42 -060068 /* system performance tweaking */
69
70#ifdef CFG_ACR_PIPE_DEP
71 /* Arbiter pipeline depth */
Kumar Gala4feab4d2007-02-27 23:51:42 -060072 im->arbiter.acr = (im->arbiter.acr & ~ACR_PIPE_DEP) |
73 (CFG_ACR_PIPE_DEP << ACR_PIPE_DEP_SHIFT);
Timur Tabi2ad6b512006-10-31 18:44:42 -060074#endif
75
76#ifdef CFG_SPCR_TSEC1EP
77 /* TSEC1 Emergency priority */
Kumar Gala4feab4d2007-02-27 23:51:42 -060078 im->sysconf.spcr = (im->sysconf.spcr & ~SPCR_TSEC1EP) | (CFG_SPCR_TSEC1EP << SPCR_TSEC1EP_SHIFT);
Timur Tabi2ad6b512006-10-31 18:44:42 -060079#endif
80
81#ifdef CFG_SPCR_TSEC2EP
82 /* TSEC2 Emergency priority */
Kumar Gala4feab4d2007-02-27 23:51:42 -060083 im->sysconf.spcr = (im->sysconf.spcr & ~SPCR_TSEC2EP) | (CFG_SPCR_TSEC2EP << SPCR_TSEC2EP_SHIFT);
Timur Tabi2ad6b512006-10-31 18:44:42 -060084#endif
85
86#ifdef CFG_SCCR_TSEC1CM
87 /* TSEC1 clock mode */
Kumar Gala4feab4d2007-02-27 23:51:42 -060088 im->clk.sccr = (im->clk.sccr & ~SCCR_TSEC1CM) | (CFG_SCCR_TSEC1CM << SCCR_TSEC1CM_SHIFT);
Timur Tabi2ad6b512006-10-31 18:44:42 -060089#endif
Timur Tabidf33f6b2007-07-03 13:04:34 -050090
Timur Tabi2ad6b512006-10-31 18:44:42 -060091#ifdef CFG_SCCR_TSEC2CM
92 /* TSEC2 & I2C1 clock mode */
Kumar Gala4feab4d2007-02-27 23:51:42 -060093 im->clk.sccr = (im->clk.sccr & ~SCCR_TSEC2CM) | (CFG_SCCR_TSEC2CM << SCCR_TSEC2CM_SHIFT);
94#endif
Timur Tabidf33f6b2007-07-03 13:04:34 -050095
96#ifdef CFG_SCCR_TSEC1ON
97 /* TSEC1 clock switch */
98 im->clk.sccr = (im->clk.sccr & ~SCCR_TSEC1ON) | (CFG_SCCR_TSEC1ON << SCCR_TSEC1ON_SHIFT);
99#endif
100
101#ifdef CFG_SCCR_TSEC2ON
102 /* TSEC2 clock switch */
103 im->clk.sccr = (im->clk.sccr & ~SCCR_TSEC2ON) | (CFG_SCCR_TSEC2ON << SCCR_TSEC2ON_SHIFT);
104#endif
105
Kumar Gala4feab4d2007-02-27 23:51:42 -0600106#ifdef CFG_SCCR_USBMPHCM
107 /* USB MPH clock mode */
108 im->clk.sccr = (im->clk.sccr & ~SCCR_USBMPHCM) | (CFG_SCCR_USBMPHCM << SCCR_USBMPHCM_SHIFT);
109#endif
Kumar Gala4feab4d2007-02-27 23:51:42 -0600110
111#ifdef CFG_SCCR_PCICM
112 /* PCI & DMA clock mode */
113 im->clk.sccr = (im->clk.sccr & ~SCCR_PCICM) | (CFG_SCCR_PCICM << SCCR_PCICM_SHIFT);
114#endif
115
116#ifdef CFG_SCCR_USBDRCM
117 /* USB DR clock mode */
118 im->clk.sccr = (im->clk.sccr & ~SCCR_USBDRCM) | (CFG_SCCR_USBDRCM << SCCR_USBDRCM_SHIFT);
119#endif
120
121#ifdef CFG_SCCR_ENCCM
122 /* Encryption clock mode */
123 im->clk.sccr = (im->clk.sccr & ~SCCR_ENCCM) | (CFG_SCCR_ENCCM << SCCR_PCICM_SHIFT);
Timur Tabi2ad6b512006-10-31 18:44:42 -0600124#endif
125
126#ifdef CFG_ACR_RPTCNT
127 /* Arbiter repeat count */
Kumar Gala4feab4d2007-02-27 23:51:42 -0600128 im->arbiter.acr = ((im->arbiter.acr & ~(ACR_RPTCNT)) | (CFG_ACR_RPTCNT << ACR_RPTCNT_SHIFT));
Timur Tabi2ad6b512006-10-31 18:44:42 -0600129#endif
130
Eran Libertyf046ccd2005-07-28 10:08:46 -0500131 /* RSR - Reset Status Register - clear all status (4.6.1.3) */
132 gd->reset_status = im->reset.rsr;
133 im->reset.rsr = ~(RSR_RES);
134
135 /*
136 * RMR - Reset Mode Register
137 * contains checkstop reset enable (4.6.1.4)
138 */
139 im->reset.rmr = (RMR_CSRE & (1<<RMR_CSRE_SHIFT));
140
141 /* LCRR - Clock Ratio Register (10.3.1.16) */
142 im->lbus.lcrr = CFG_LCRR;
143
144 /* Enable Time Base & Decrimenter ( so we will have udelay() )*/
145 im->sysconf.spcr |= SPCR_TBEN;
146
147 /* System General Purpose Register */
Kumar Gala9260a562006-01-11 11:12:57 -0600148#ifdef CFG_SICRH
149 im->sysconf.sicrh = CFG_SICRH;
150#endif
151#ifdef CFG_SICRL
152 im->sysconf.sicrl = CFG_SICRL;
153#endif
Dave Liu24c3aca2006-12-07 21:13:15 +0800154 /* DDR control driver register */
155#ifdef CFG_DDRCDR
156 im->sysconf.ddrcdr = CFG_DDRCDR;
157#endif
Dave Liu19580e62007-09-18 12:37:57 +0800158 /* Output buffer impedance register */
159#ifdef CFG_OBIR
160 im->sysconf.obir = CFG_OBIR;
161#endif
Dave Liu24c3aca2006-12-07 21:13:15 +0800162
Dave Liu7737d5c2006-11-03 12:11:15 -0600163#ifdef CONFIG_QE
164 /* Config QE ioports */
165 config_qe_ioports();
166#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500167
168 /*
169 * Memory Controller:
170 */
171
172 /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
173 * addresses - these have to be modified later when FLASH size
174 * has been determined
175 */
176
177#if defined(CFG_BR0_PRELIM) \
178 && defined(CFG_OR0_PRELIM) \
179 && defined(CFG_LBLAWBAR0_PRELIM) \
180 && defined(CFG_LBLAWAR0_PRELIM)
181 im->lbus.bank[0].br = CFG_BR0_PRELIM;
182 im->lbus.bank[0].or = CFG_OR0_PRELIM;
183 im->sysconf.lblaw[0].bar = CFG_LBLAWBAR0_PRELIM;
184 im->sysconf.lblaw[0].ar = CFG_LBLAWAR0_PRELIM;
185#else
186#error CFG_BR0_PRELIM, CFG_OR0_PRELIM, CFG_LBLAWBAR0_PRELIM & CFG_LBLAWAR0_PRELIM must be defined
187#endif
188
Kumar Galac99f3842006-01-25 16:12:46 -0600189#if defined(CFG_BR1_PRELIM) && defined(CFG_OR1_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500190 im->lbus.bank[1].br = CFG_BR1_PRELIM;
191 im->lbus.bank[1].or = CFG_OR1_PRELIM;
Kumar Galac99f3842006-01-25 16:12:46 -0600192#endif
193#if defined(CFG_LBLAWBAR1_PRELIM) && defined(CFG_LBLAWAR1_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500194 im->sysconf.lblaw[1].bar = CFG_LBLAWBAR1_PRELIM;
195 im->sysconf.lblaw[1].ar = CFG_LBLAWAR1_PRELIM;
196#endif
Kumar Galac99f3842006-01-25 16:12:46 -0600197#if defined(CFG_BR2_PRELIM) && defined(CFG_OR2_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500198 im->lbus.bank[2].br = CFG_BR2_PRELIM;
199 im->lbus.bank[2].or = CFG_OR2_PRELIM;
Kumar Galac99f3842006-01-25 16:12:46 -0600200#endif
201#if defined(CFG_LBLAWBAR2_PRELIM) && defined(CFG_LBLAWAR2_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500202 im->sysconf.lblaw[2].bar = CFG_LBLAWBAR2_PRELIM;
203 im->sysconf.lblaw[2].ar = CFG_LBLAWAR2_PRELIM;
204#endif
Kumar Galac99f3842006-01-25 16:12:46 -0600205#if defined(CFG_BR3_PRELIM) && defined(CFG_OR3_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500206 im->lbus.bank[3].br = CFG_BR3_PRELIM;
207 im->lbus.bank[3].or = CFG_OR3_PRELIM;
Kumar Galac99f3842006-01-25 16:12:46 -0600208#endif
209#if defined(CFG_LBLAWBAR3_PRELIM) && defined(CFG_LBLAWAR3_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500210 im->sysconf.lblaw[3].bar = CFG_LBLAWBAR3_PRELIM;
211 im->sysconf.lblaw[3].ar = CFG_LBLAWAR3_PRELIM;
212#endif
Kumar Galac99f3842006-01-25 16:12:46 -0600213#if defined(CFG_BR4_PRELIM) && defined(CFG_OR4_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500214 im->lbus.bank[4].br = CFG_BR4_PRELIM;
215 im->lbus.bank[4].or = CFG_OR4_PRELIM;
Kumar Galac99f3842006-01-25 16:12:46 -0600216#endif
217#if defined(CFG_LBLAWBAR4_PRELIM) && defined(CFG_LBLAWAR4_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500218 im->sysconf.lblaw[4].bar = CFG_LBLAWBAR4_PRELIM;
219 im->sysconf.lblaw[4].ar = CFG_LBLAWAR4_PRELIM;
220#endif
Kumar Galac99f3842006-01-25 16:12:46 -0600221#if defined(CFG_BR5_PRELIM) && defined(CFG_OR5_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500222 im->lbus.bank[5].br = CFG_BR5_PRELIM;
223 im->lbus.bank[5].or = CFG_OR5_PRELIM;
Kumar Galac99f3842006-01-25 16:12:46 -0600224#endif
225#if defined(CFG_LBLAWBAR5_PRELIM) && defined(CFG_LBLAWAR5_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500226 im->sysconf.lblaw[5].bar = CFG_LBLAWBAR5_PRELIM;
227 im->sysconf.lblaw[5].ar = CFG_LBLAWAR5_PRELIM;
228#endif
Kumar Galac99f3842006-01-25 16:12:46 -0600229#if defined(CFG_BR6_PRELIM) && defined(CFG_OR6_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500230 im->lbus.bank[6].br = CFG_BR6_PRELIM;
231 im->lbus.bank[6].or = CFG_OR6_PRELIM;
Kumar Galac99f3842006-01-25 16:12:46 -0600232#endif
233#if defined(CFG_LBLAWBAR6_PRELIM) && defined(CFG_LBLAWAR6_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500234 im->sysconf.lblaw[6].bar = CFG_LBLAWBAR6_PRELIM;
235 im->sysconf.lblaw[6].ar = CFG_LBLAWAR6_PRELIM;
236#endif
Kumar Galac99f3842006-01-25 16:12:46 -0600237#if defined(CFG_BR7_PRELIM) && defined(CFG_OR7_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500238 im->lbus.bank[7].br = CFG_BR7_PRELIM;
239 im->lbus.bank[7].or = CFG_OR7_PRELIM;
Kumar Galac99f3842006-01-25 16:12:46 -0600240#endif
241#if defined(CFG_LBLAWBAR7_PRELIM) && defined(CFG_LBLAWAR7_PRELIM)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500242 im->sysconf.lblaw[7].bar = CFG_LBLAWBAR7_PRELIM;
243 im->sysconf.lblaw[7].ar = CFG_LBLAWAR7_PRELIM;
244#endif
Kumar Galaa15b44d2006-01-11 11:21:14 -0600245#ifdef CFG_GPIO1_PRELIM
Dave Liue0803132006-12-07 21:11:58 +0800246 im->gpio[0].dir = CFG_GPIO1_DIR;
247 im->gpio[0].dat = CFG_GPIO1_DAT;
Kumar Galaa15b44d2006-01-11 11:21:14 -0600248#endif
249#ifdef CFG_GPIO2_PRELIM
Dave Liue0803132006-12-07 21:11:58 +0800250 im->gpio[1].dir = CFG_GPIO2_DIR;
251 im->gpio[1].dat = CFG_GPIO2_DAT;
Kumar Galaa15b44d2006-01-11 11:21:14 -0600252#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500253}
254
Eran Libertyf046ccd2005-07-28 10:08:46 -0500255int cpu_init_r (void)
256{
Dave Liu7737d5c2006-11-03 12:11:15 -0600257#ifdef CONFIG_QE
Timur Tabid239d742006-11-03 12:00:28 -0600258 uint qe_base = CFG_IMMR + 0x00100000; /* QE immr base */
Dave Liu7737d5c2006-11-03 12:11:15 -0600259 qe_init(qe_base);
260 qe_reset();
261#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500262 return 0;
263}
Dave Liu9be39a62007-06-25 10:41:56 +0800264
265/*
266 * Figure out the cause of the reset
267 */
268int prt_83xx_rsr(void)
269{
270 static struct {
271 ulong mask;
272 char *desc;
273 } bits[] = {
274 {
275 RSR_SWSR, "Software Soft"}, {
276 RSR_SWHR, "Software Hard"}, {
277 RSR_JSRS, "JTAG Soft"}, {
278 RSR_CSHR, "Check Stop"}, {
279 RSR_SWRS, "Software Watchdog"}, {
280 RSR_BMRS, "Bus Monitor"}, {
281 RSR_SRS, "External/Internal Soft"}, {
282 RSR_HRS, "External/Internal Hard"}
283 };
284 static int n = sizeof bits / sizeof bits[0];
285 ulong rsr = gd->reset_status;
286 int i;
287 char *sep;
288
289 puts("Reset Status:");
290
291 sep = " ";
292 for (i = 0; i < n; i++)
293 if (rsr & bits[i].mask) {
294 printf("%s%s", sep, bits[i].desc);
295 sep = ", ";
296 }
297 puts("\n\n");
298 return 0;
299}