Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 1 | /* |
Stephen Warren | 3365479 | 2014-05-06 11:18:41 -0600 | [diff] [blame] | 2 | * Copyright (c) 2014, NVIDIA CORPORATION. All rights reserved. |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 3 | * |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef _PINMUX_CONFIG_VENICE2_H_ |
| 8 | #define _PINMUX_CONFIG_VENICE2_H_ |
| 9 | |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 10 | #define GPIO_INIT(_gpio, _init) \ |
| 11 | { \ |
| 12 | .gpio = GPIO_P##_gpio, \ |
| 13 | .init = TEGRA_GPIO_INIT_##_init, \ |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 14 | } |
| 15 | |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 16 | static const struct tegra_gpio_config venice2_gpio_inits[] = { |
| 17 | /* gpio, init_val */ |
| 18 | GPIO_INIT(A0, IN), |
| 19 | GPIO_INIT(C7, IN), |
| 20 | GPIO_INIT(G0, IN), |
| 21 | GPIO_INIT(G1, IN), |
| 22 | GPIO_INIT(G2, IN), |
| 23 | GPIO_INIT(G3, IN), |
| 24 | GPIO_INIT(H2, IN), |
| 25 | GPIO_INIT(H4, IN), |
| 26 | GPIO_INIT(H5, OUT0), |
| 27 | GPIO_INIT(H6, IN), |
| 28 | GPIO_INIT(H7, OUT1), |
| 29 | GPIO_INIT(I0, IN), |
| 30 | GPIO_INIT(I1, IN), |
| 31 | GPIO_INIT(I2, OUT0), |
| 32 | GPIO_INIT(I4, OUT0), |
Stephen Warren | 3365479 | 2014-05-06 11:18:41 -0600 | [diff] [blame] | 33 | GPIO_INIT(I5, OUT1), |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 34 | GPIO_INIT(I6, IN), |
| 35 | GPIO_INIT(J0, IN), |
| 36 | GPIO_INIT(J7, IN), |
| 37 | GPIO_INIT(K0, IN), |
| 38 | GPIO_INIT(K1, OUT0), |
| 39 | GPIO_INIT(K2, IN), |
| 40 | GPIO_INIT(K3, IN), |
| 41 | GPIO_INIT(K4, OUT0), |
| 42 | GPIO_INIT(K6, OUT0), |
| 43 | GPIO_INIT(K7, IN), |
| 44 | GPIO_INIT(N7, IN), |
| 45 | GPIO_INIT(O2, IN), |
| 46 | GPIO_INIT(O5, IN), |
| 47 | GPIO_INIT(O6, OUT0), |
| 48 | GPIO_INIT(O7, IN), |
| 49 | GPIO_INIT(P2, OUT0), |
| 50 | GPIO_INIT(Q0, IN), |
Stephen Warren | 3365479 | 2014-05-06 11:18:41 -0600 | [diff] [blame] | 51 | GPIO_INIT(Q2, IN), |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 52 | GPIO_INIT(Q3, IN), |
Stephen Warren | 3365479 | 2014-05-06 11:18:41 -0600 | [diff] [blame] | 53 | GPIO_INIT(Q6, IN), |
| 54 | GPIO_INIT(Q7, IN), |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 55 | GPIO_INIT(R0, OUT0), |
| 56 | GPIO_INIT(R1, IN), |
| 57 | GPIO_INIT(R4, IN), |
| 58 | GPIO_INIT(S0, IN), |
| 59 | GPIO_INIT(S3, OUT0), |
| 60 | GPIO_INIT(S4, OUT0), |
| 61 | GPIO_INIT(S7, IN), |
| 62 | GPIO_INIT(T1, IN), |
| 63 | GPIO_INIT(U4, IN), |
| 64 | GPIO_INIT(U5, IN), |
| 65 | GPIO_INIT(U6, IN), |
| 66 | GPIO_INIT(V0, IN), |
| 67 | GPIO_INIT(V1, IN), |
| 68 | GPIO_INIT(W3, IN), |
| 69 | GPIO_INIT(X1, IN), |
| 70 | GPIO_INIT(X3, IN), |
| 71 | GPIO_INIT(X4, IN), |
| 72 | GPIO_INIT(X7, OUT0), |
| 73 | GPIO_INIT(CC5, OUT0), |
| 74 | }; |
| 75 | |
| 76 | #define PINCFG(_pingrp, _mux, _pull, _tri, _io, _od, _rcv_sel) \ |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 77 | { \ |
Stephen Warren | d68c942 | 2014-03-21 12:29:01 -0600 | [diff] [blame] | 78 | .pingrp = PMUX_PINGRP_##_pingrp, \ |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 79 | .func = PMUX_FUNC_##_mux, \ |
| 80 | .pull = PMUX_PULL_##_pull, \ |
| 81 | .tristate = PMUX_TRI_##_tri, \ |
| 82 | .io = PMUX_PIN_##_io, \ |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 83 | .od = PMUX_PIN_OD_##_od, \ |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 84 | .rcv_sel = PMUX_PIN_RCV_SEL_##_rcv_sel, \ |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 85 | .lock = PMUX_PIN_LOCK_DEFAULT, \ |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 86 | .ioreset = PMUX_PIN_IO_RESET_DEFAULT, \ |
| 87 | } |
| 88 | |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 89 | static const struct pmux_pingrp_config venice2_pingrps[] = { |
| 90 | /* pingrp, mux, pull, tri, e_input, od, rcv_sel */ |
| 91 | PINCFG(CLK_32K_OUT_PA0, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 92 | PINCFG(UART3_CTS_N_PA1, UARTC, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 93 | PINCFG(DAP2_FS_PA2, I2S1, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 94 | PINCFG(DAP2_SCLK_PA3, I2S1, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 95 | PINCFG(DAP2_DIN_PA4, I2S1, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 96 | PINCFG(DAP2_DOUT_PA5, I2S1, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 97 | PINCFG(SDMMC3_CLK_PA6, SDMMC3, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 98 | PINCFG(SDMMC3_CMD_PA7, SDMMC3, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 99 | PINCFG(PB0, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 100 | PINCFG(PB1, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 101 | PINCFG(SDMMC3_DAT3_PB4, SDMMC3, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 102 | PINCFG(SDMMC3_DAT2_PB5, SDMMC3, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 103 | PINCFG(SDMMC3_DAT1_PB6, SDMMC3, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 104 | PINCFG(SDMMC3_DAT0_PB7, SDMMC3, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 105 | PINCFG(UART3_RTS_N_PC0, UARTC, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 106 | PINCFG(UART2_TXD_PC2, IRDA, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 107 | PINCFG(UART2_RXD_PC3, IRDA, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 108 | PINCFG(GEN1_I2C_SCL_PC4, I2C1, NORMAL, NORMAL, INPUT, ENABLE, DEFAULT), |
| 109 | PINCFG(GEN1_I2C_SDA_PC5, I2C1, NORMAL, NORMAL, INPUT, ENABLE, DEFAULT), |
| 110 | PINCFG(PC7, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 111 | PINCFG(PG0, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 112 | PINCFG(PG1, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 113 | PINCFG(PG2, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 114 | PINCFG(PG3, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 115 | PINCFG(PG4, SPI4, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 116 | PINCFG(PG5, SPI4, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 117 | PINCFG(PG6, SPI4, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 118 | PINCFG(PG7, SPI4, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 119 | PINCFG(PH0, PWM0, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 120 | PINCFG(PH1, PWM1, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 121 | PINCFG(PH2, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 122 | PINCFG(PH3, GMI, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 123 | PINCFG(PH4, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 124 | PINCFG(PH5, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 125 | PINCFG(PH6, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 126 | PINCFG(PH7, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 127 | PINCFG(PI0, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 128 | PINCFG(PI1, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 129 | PINCFG(PI2, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 130 | PINCFG(PI3, SPI4, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 131 | PINCFG(PI4, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
Stephen Warren | 3365479 | 2014-05-06 11:18:41 -0600 | [diff] [blame] | 132 | PINCFG(PI5, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 133 | PINCFG(PI6, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 134 | PINCFG(PI7, RSVD1, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 135 | PINCFG(PJ0, DEFAULT, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 136 | PINCFG(PJ2, RSVD1, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 137 | PINCFG(UART2_CTS_N_PJ5, UARTB, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 138 | PINCFG(UART2_RTS_N_PJ6, UARTB, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 139 | PINCFG(PJ7, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 140 | PINCFG(PK0, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 141 | PINCFG(PK1, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 142 | PINCFG(PK2, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 143 | PINCFG(PK3, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 144 | PINCFG(PK4, DEFAULT, UP, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 145 | PINCFG(SPDIF_OUT_PK5, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 146 | PINCFG(SPDIF_IN_PK6, DEFAULT, DOWN, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 147 | PINCFG(PK7, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 148 | PINCFG(DAP1_FS_PN0, I2S0, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 149 | PINCFG(DAP1_DIN_PN1, I2S0, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 150 | PINCFG(DAP1_DOUT_PN2, I2S0, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 151 | PINCFG(DAP1_SCLK_PN3, I2S0, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 152 | PINCFG(USB_VBUS_EN0_PN4, USB, NORMAL, NORMAL, INPUT, ENABLE, DEFAULT), |
| 153 | PINCFG(USB_VBUS_EN1_PN5, USB, NORMAL, NORMAL, INPUT, ENABLE, DEFAULT), |
| 154 | PINCFG(HDMI_INT_PN7, DEFAULT, DOWN, NORMAL, INPUT, DEFAULT, NORMAL), |
| 155 | PINCFG(ULPI_DATA7_PO0, ULPI, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 156 | PINCFG(ULPI_DATA0_PO1, ULPI, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 157 | PINCFG(ULPI_DATA1_PO2, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 158 | PINCFG(ULPI_DATA2_PO3, ULPI, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 159 | PINCFG(ULPI_DATA3_PO4, ULPI, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 160 | PINCFG(ULPI_DATA4_PO5, DEFAULT, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 161 | PINCFG(ULPI_DATA5_PO6, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 162 | PINCFG(ULPI_DATA6_PO7, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 163 | PINCFG(DAP3_FS_PP0, I2S2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 164 | PINCFG(DAP3_DIN_PP1, I2S2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 165 | PINCFG(DAP3_DOUT_PP2, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 166 | PINCFG(DAP3_SCLK_PP3, RSVD3, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 167 | PINCFG(DAP4_FS_PP4, I2S3, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 168 | PINCFG(DAP4_DIN_PP5, I2S3, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 169 | PINCFG(DAP4_DOUT_PP6, I2S3, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 170 | PINCFG(DAP4_SCLK_PP7, I2S3, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 171 | PINCFG(KB_COL0_PQ0, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 172 | PINCFG(KB_COL1_PQ1, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
Stephen Warren | 3365479 | 2014-05-06 11:18:41 -0600 | [diff] [blame] | 173 | PINCFG(KB_COL2_PQ2, DEFAULT, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 174 | PINCFG(KB_COL3_PQ3, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 175 | PINCFG(KB_COL4_PQ4, SDMMC3, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 176 | PINCFG(KB_COL5_PQ5, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
Stephen Warren | 3365479 | 2014-05-06 11:18:41 -0600 | [diff] [blame] | 177 | PINCFG(KB_COL6_PQ6, DEFAULT, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 178 | PINCFG(KB_COL7_PQ7, DEFAULT, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 179 | PINCFG(KB_ROW0_PR0, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 180 | PINCFG(KB_ROW1_PR1, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 181 | PINCFG(KB_ROW2_PR2, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 182 | PINCFG(KB_ROW3_PR3, KBC, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 183 | PINCFG(KB_ROW4_PR4, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 184 | PINCFG(KB_ROW5_PR5, RSVD3, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 185 | PINCFG(KB_ROW6_PR6, KBC, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 186 | PINCFG(KB_ROW7_PR7, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 187 | PINCFG(KB_ROW8_PS0, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 188 | PINCFG(KB_ROW9_PS1, UARTA, DOWN, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 189 | PINCFG(KB_ROW10_PS2, UARTA, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 190 | PINCFG(KB_ROW11_PS3, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 191 | PINCFG(KB_ROW12_PS4, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 192 | PINCFG(KB_ROW13_PS5, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 193 | PINCFG(KB_ROW14_PS6, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 194 | PINCFG(KB_ROW15_PS7, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 195 | PINCFG(KB_ROW16_PT0, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 196 | PINCFG(KB_ROW17_PT1, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 197 | PINCFG(GEN2_I2C_SCL_PT5, I2C2, NORMAL, NORMAL, INPUT, ENABLE, DEFAULT), |
| 198 | PINCFG(GEN2_I2C_SDA_PT6, I2C2, NORMAL, NORMAL, INPUT, ENABLE, DEFAULT), |
| 199 | PINCFG(SDMMC4_CMD_PT7, SDMMC4, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 200 | PINCFG(PU0, UARTA, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 201 | PINCFG(PU1, UARTA, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 202 | PINCFG(PU2, UARTA, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 203 | PINCFG(PU3, UARTA, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 204 | PINCFG(PU4, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 205 | PINCFG(PU5, DEFAULT, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 206 | PINCFG(PU6, DEFAULT, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 207 | PINCFG(PV0, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 208 | PINCFG(PV1, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 209 | PINCFG(SDMMC3_CD_N_PV2, SDMMC3, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 210 | PINCFG(SDMMC1_WP_N_PV3, SDMMC1, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 211 | PINCFG(DDC_SCL_PV4, I2C4, NORMAL, NORMAL, INPUT, DEFAULT, NORMAL), |
| 212 | PINCFG(DDC_SDA_PV5, I2C4, NORMAL, NORMAL, INPUT, DEFAULT, NORMAL), |
| 213 | PINCFG(GPIO_W2_AUD_PW2, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 214 | PINCFG(GPIO_W3_AUD_PW3, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 215 | PINCFG(DAP_MCLK1_PW4, EXTPERIPH1, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 216 | PINCFG(CLK2_OUT_PW5, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 217 | PINCFG(UART3_TXD_PW6, UARTC, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 218 | PINCFG(UART3_RXD_PW7, UARTC, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 219 | PINCFG(DVFS_PWM_PX0, CLDVFS, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 220 | PINCFG(GPIO_X1_AUD_PX1, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 221 | PINCFG(DVFS_CLK_PX2, CLDVFS, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 222 | PINCFG(GPIO_X3_AUD_PX3, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 223 | PINCFG(GPIO_X4_AUD_PX4, DEFAULT, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 224 | PINCFG(GPIO_X5_AUD_PX5, RSVD4, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 225 | PINCFG(GPIO_X6_AUD_PX6, GMI, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 226 | PINCFG(GPIO_X7_AUD_PX7, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 227 | PINCFG(ULPI_CLK_PY0, SPI1, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 228 | PINCFG(ULPI_DIR_PY1, SPI1, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 229 | PINCFG(ULPI_NXT_PY2, SPI1, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 230 | PINCFG(ULPI_STP_PY3, SPI1, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 231 | PINCFG(SDMMC1_DAT3_PY4, SDMMC1, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 232 | PINCFG(SDMMC1_DAT2_PY5, SDMMC1, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 233 | PINCFG(SDMMC1_DAT1_PY6, SDMMC1, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 234 | PINCFG(SDMMC1_DAT0_PY7, SDMMC1, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 235 | PINCFG(SDMMC1_CLK_PZ0, SDMMC1, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 236 | PINCFG(SDMMC1_CMD_PZ1, SDMMC1, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 237 | PINCFG(PWR_I2C_SCL_PZ6, I2CPWR, NORMAL, NORMAL, INPUT, ENABLE, DEFAULT), |
| 238 | PINCFG(PWR_I2C_SDA_PZ7, I2CPWR, NORMAL, NORMAL, INPUT, ENABLE, DEFAULT), |
| 239 | PINCFG(SDMMC4_DAT0_PAA0, SDMMC4, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 240 | PINCFG(SDMMC4_DAT1_PAA1, SDMMC4, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 241 | PINCFG(SDMMC4_DAT2_PAA2, SDMMC4, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 242 | PINCFG(SDMMC4_DAT3_PAA3, SDMMC4, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 243 | PINCFG(SDMMC4_DAT4_PAA4, SDMMC4, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 244 | PINCFG(SDMMC4_DAT5_PAA5, SDMMC4, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 245 | PINCFG(SDMMC4_DAT6_PAA6, SDMMC4, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 246 | PINCFG(SDMMC4_DAT7_PAA7, SDMMC4, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 247 | PINCFG(PBB0, VGP6, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 248 | PINCFG(CAM_I2C_SCL_PBB1, I2C3, NORMAL, NORMAL, INPUT, ENABLE, DEFAULT), |
| 249 | PINCFG(CAM_I2C_SDA_PBB2, I2C3, NORMAL, NORMAL, INPUT, ENABLE, DEFAULT), |
| 250 | PINCFG(PBB3, VGP3, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 251 | PINCFG(PBB4, VGP4, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 252 | PINCFG(PBB5, RSVD3, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 253 | PINCFG(PBB6, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 254 | PINCFG(PBB7, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 255 | PINCFG(CAM_MCLK_PCC0, VI, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 256 | PINCFG(PCC1, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 257 | PINCFG(PCC2, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 258 | PINCFG(SDMMC4_CLK_PCC4, SDMMC4, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 259 | PINCFG(CLK2_REQ_PCC5, DEFAULT, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 260 | PINCFG(PEX_L0_RST_N_PDD1, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 261 | PINCFG(PEX_L0_CLKREQ_N_PDD2, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 262 | PINCFG(PEX_WAKE_N_PDD3, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 263 | PINCFG(PEX_L1_RST_N_PDD5, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 264 | PINCFG(PEX_L1_CLKREQ_N_PDD6, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 265 | PINCFG(CLK3_OUT_PEE0, EXTPERIPH3, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 266 | PINCFG(CLK3_REQ_PEE1, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 267 | PINCFG(DAP_MCLK1_REQ_PEE2, RSVD4, DOWN, TRISTATE, OUTPUT, DEFAULT, DEFAULT), |
| 268 | PINCFG(HDMI_CEC_PEE3, CEC, NORMAL, NORMAL, INPUT, ENABLE, DEFAULT), |
| 269 | PINCFG(SDMMC3_CLK_LB_OUT_PEE4, SDMMC3, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 270 | PINCFG(SDMMC3_CLK_LB_IN_PEE5, SDMMC3, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 271 | PINCFG(DP_HPD_PFF0, DP, UP, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 272 | PINCFG(USB_VBUS_EN2_PFF1, RSVD2, DOWN, TRISTATE, OUTPUT, DISABLE, DEFAULT), |
| 273 | PINCFG(PFF2, RSVD2, DOWN, TRISTATE, OUTPUT, DISABLE, DEFAULT), |
| 274 | PINCFG(CORE_PWR_REQ, PWRON, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 275 | PINCFG(CPU_PWR_REQ, CPU, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 276 | PINCFG(PWR_INT_N, PMI, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 277 | PINCFG(RESET_OUT_N, RESET_OUT_N, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 278 | PINCFG(OWR, RSVD2, DOWN, TRISTATE, OUTPUT, DEFAULT, NORMAL), |
| 279 | PINCFG(CLK_32K_IN, CLK, NORMAL, NORMAL, INPUT, DEFAULT, DEFAULT), |
| 280 | PINCFG(JTAG_RTCK, RTCK, NORMAL, NORMAL, OUTPUT, DEFAULT, DEFAULT), |
| 281 | }; |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 282 | |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 283 | #define DRVCFG(_drvgrp, _slwf, _slwr, _drvup, _drvdn, _lpmd, _schmt, _hsm) \ |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 284 | { \ |
Stephen Warren | d68c942 | 2014-03-21 12:29:01 -0600 | [diff] [blame] | 285 | .drvgrp = PMUX_DRVGRP_##_drvgrp, \ |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 286 | .slwf = _slwf, \ |
| 287 | .slwr = _slwr, \ |
| 288 | .drvup = _drvup, \ |
| 289 | .drvdn = _drvdn, \ |
Stephen Warren | dfb42fc | 2014-03-21 12:28:56 -0600 | [diff] [blame] | 290 | .lpmd = PMUX_LPMD_##_lpmd, \ |
| 291 | .schmt = PMUX_SCHMT_##_schmt, \ |
| 292 | .hsm = PMUX_HSM_##_hsm, \ |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 293 | } |
| 294 | |
Stephen Warren | 2eba87a | 2014-04-22 14:37:57 -0600 | [diff] [blame] | 295 | static const struct pmux_drvgrp_config venice2_drvgrps[] = { |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 296 | }; |
| 297 | |
Tom Warren | f7dc4ac | 2014-01-24 12:46:18 -0700 | [diff] [blame] | 298 | #endif /* PINMUX_CONFIG_VENICE2_H */ |