blob: b56b3aa340bc6d98f15b05054ac12acf730c30be [file] [log] [blame]
Dirk Eibachab4c62c2009-07-27 08:49:48 +02001/*
2 * (C) Copyright 2009
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
5 * Based on include/configs/canyonlands.h
6 * (C) Copyright 2008
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Dirk Eibachab4c62c2009-07-27 08:49:48 +020010 */
11
12/*
Dirk Eibach4c188362009-09-09 12:36:07 +020013 * intip.h - configuration for CompactCenter aka intip (460EX) and DevCon-Center
Dirk Eibachab4c62c2009-07-27 08:49:48 +020014 */
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/*
19 * High Level Configuration Options
20 */
21/*
Dirk Eibach4c188362009-09-09 12:36:07 +020022 * This config file is used for CompactCenter(codename intip) and DevCon-Center
Dirk Eibachab4c62c2009-07-27 08:49:48 +020023 */
24#define CONFIG_460EX 1 /* Specific PPC460EX */
25#ifdef CONFIG_DEVCONCENTER
26#define CONFIG_HOSTNAME devconcenter
Dirk Eibach996d88d2012-04-26 03:54:25 +000027#define CONFIG_IDENT_STRING " devconcenter 0.06"
Dirk Eibachab4c62c2009-07-27 08:49:48 +020028#else
Dirk Eibach4c188362009-09-09 12:36:07 +020029#define CONFIG_HOSTNAME intip
Dirk Eibach996d88d2012-04-26 03:54:25 +000030#define CONFIG_IDENT_STRING " intip 0.06"
Dirk Eibachab4c62c2009-07-27 08:49:48 +020031#endif
32#define CONFIG_440 1
Dirk Eibachab4c62c2009-07-27 08:49:48 +020033
Wolfgang Denk2ae18242010-10-06 09:05:45 +020034#ifndef CONFIG_SYS_TEXT_BASE
35#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
36#endif
37
Dirk Eibachab4c62c2009-07-27 08:49:48 +020038/*
39 * Include common defines/options for all AMCC eval boards
40 */
41#include "amcc-common.h"
42
43#define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
44
45#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
46#define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
47#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
48#define CONFIG_BOARD_TYPES 1 /* support board types */
49#define CONFIG_FIT
50#define CFG_ALT_MEMTEST
51
Dirk Eibach55ac7192011-10-04 11:13:52 +020052#undef CONFIG_ZERO_BOOTDELAY_CHECK /* ignore keypress on bootdelay==0 */
53#define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
54#define CONFIG_AUTOBOOT_STOP_STR " "
55
Dirk Eibachab4c62c2009-07-27 08:49:48 +020056/*
57 * Base addresses -- Note these are effective addresses where the
58 * actual resources get mapped (not physical addresses)
59 */
60#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
61#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
62#define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
63
64/* EBC stuff */
65#ifdef CONFIG_DEVCONCENTER /* Devcon-Center has 128 MB of flash */
66#define CONFIG_SYS_FLASH_BASE 0xF8000000 /* later mapped here */
67#define CONFIG_SYS_FLASH_SIZE (128 << 20)
68#else
69#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* later mapped here */
70#define CONFIG_SYS_FLASH_SIZE (64 << 20)
71#endif
72
73#define CONFIG_SYS_NVRAM_BASE 0xE0000000
74#define CONFIG_SYS_UART_BASE 0xE0100000
75#define CONFIG_SYS_IO_BASE 0xE0200000
76
77#define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space */
78#define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
79#ifdef CONFIG_DEVCONCENTER /* Devcon-Center has 128 MB of flash */
80#define CONFIG_SYS_FLASH_BASE_PHYS_L 0xC8000000
81#else
82#define CONFIG_SYS_FLASH_BASE_PHYS_L 0xCC000000
83#endif
84#define CONFIG_SYS_FLASH_BASE_PHYS \
85 (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) \
86 | (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
87
88#define CONFIG_SYS_OCM_BASE 0xE3000000 /* OCM: 64k */
89#define CONFIG_SYS_SRAM_BASE 0xE8000000 /* SRAM: 256k */
Wolfgang Denkbf560802010-09-10 23:04:05 +020090#define CONFIG_SYS_SRAM_SIZE (256 << 10)
Dirk Eibachab4c62c2009-07-27 08:49:48 +020091#define CONFIG_SYS_LOCAL_CONF_REGS 0xEF000000
92
Dirk Eibachab4c62c2009-07-27 08:49:48 +020093#define CONFIG_SYS_AHB_BASE 0xE2000000 /* int. AHB periph. */
94
95/*
96 * Initial RAM & stack pointer (placed in OCM)
97 */
98#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
Wolfgang Denk553f0982010-10-26 13:32:32 +020099#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200100#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200101 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200102#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
103
104/*
105 * Serial Port
106 */
Stefan Roese550650d2010-09-20 16:05:31 +0200107#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200108
109/*
110 * Environment
111 */
112/*
113 * Define here the location of the environment variables (FLASH).
114 */
115#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
116#define CONFIG_SYS_NOR_CS 0 /* NOR chip connected to CSx */
117
118/*
119 * FLASH related
120 */
121#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
122#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
123#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD reset cmd */
124
125#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
126#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
127#ifdef CONFIG_DEVCONCENTER
128#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* max num of sectors per chip*/
129#else
130#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
131#endif
132
133#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
134#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
135
136#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* buff'd writes (20x faster) */
137#define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
138
139#ifdef CONFIG_ENV_IS_IN_FLASH
140#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector*/
141#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
142#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
143
144/* Address and size of Redundant Environment Sector */
145#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
146#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
147#endif /* CONFIG_ENV_IS_IN_FLASH */
148
149/*
150 * DDR SDRAM
151 */
152
153#define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
154
155#define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
156#define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
157#undef CONFIG_PPC4xx_DDR_METHOD_A
158
159/* DDR1/2 SDRAM Device Control Register Data Values */
160/* Memory Queue */
161#define CONFIG_SYS_SDRAM_R0BAS 0x0000f800
162#define CONFIG_SYS_SDRAM_R1BAS 0x00000000
163#define CONFIG_SYS_SDRAM_R2BAS 0x00000000
164#define CONFIG_SYS_SDRAM_R3BAS 0x00000000
165#define CONFIG_SYS_SDRAM_PLBADDULL 0x00000000
166#define CONFIG_SYS_SDRAM_PLBADDUHB 0x00000008
Dirk Eibach91d59902009-09-21 13:27:14 +0200167#define CONFIG_SYS_SDRAM_CONF1LL 0x80001C00
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200168#define CONFIG_SYS_SDRAM_CONF1HB 0x80001C80
169#define CONFIG_SYS_SDRAM_CONFPATHB 0x10a68000
170
171/* SDRAM Controller */
172#define CONFIG_SYS_SDRAM0_MB0CF 0x00000201
173#define CONFIG_SYS_SDRAM0_MB1CF 0x00000000
174#define CONFIG_SYS_SDRAM0_MB2CF 0x00000000
175#define CONFIG_SYS_SDRAM0_MB3CF 0x00000000
Dirk Eibach91d59902009-09-21 13:27:14 +0200176#define CONFIG_SYS_SDRAM0_MCOPT1 0x05120000
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200177#define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
178#define CONFIG_SYS_SDRAM0_MODT0 0x00000000
179#define CONFIG_SYS_SDRAM0_MODT1 0x00000000
180#define CONFIG_SYS_SDRAM0_MODT2 0x00000000
181#define CONFIG_SYS_SDRAM0_MODT3 0x00000000
182#define CONFIG_SYS_SDRAM0_CODT 0x00000020
183#define CONFIG_SYS_SDRAM0_RTR 0x06180000
184#define CONFIG_SYS_SDRAM0_INITPLR0 0xA8380000
185#define CONFIG_SYS_SDRAM0_INITPLR1 0x81900400
186#define CONFIG_SYS_SDRAM0_INITPLR2 0x81020000
187#define CONFIG_SYS_SDRAM0_INITPLR3 0x81030000
Dirk Eibach91d59902009-09-21 13:27:14 +0200188#define CONFIG_SYS_SDRAM0_INITPLR4 0x81010002
Dirk Eibach15cc3852011-10-04 11:13:55 +0200189#define CONFIG_SYS_SDRAM0_INITPLR5 0xE4000552
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200190#define CONFIG_SYS_SDRAM0_INITPLR6 0x81900400
191#define CONFIG_SYS_SDRAM0_INITPLR7 0x8A880000
192#define CONFIG_SYS_SDRAM0_INITPLR8 0x8A880000
193#define CONFIG_SYS_SDRAM0_INITPLR9 0x8A880000
194#define CONFIG_SYS_SDRAM0_INITPLR10 0x8A880000
Dirk Eibach15cc3852011-10-04 11:13:55 +0200195#define CONFIG_SYS_SDRAM0_INITPLR11 0x81000452
Dirk Eibach91d59902009-09-21 13:27:14 +0200196#define CONFIG_SYS_SDRAM0_INITPLR12 0x81010382
197#define CONFIG_SYS_SDRAM0_INITPLR13 0x81010002
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200198#define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
199#define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
200#define CONFIG_SYS_SDRAM0_RQDC 0x80000038
Dirk Eibach91d59902009-09-21 13:27:14 +0200201#define CONFIG_SYS_SDRAM0_RFDC 0x00000257
202#define CONFIG_SYS_SDRAM0_RDCC 0x40000000
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200203#define CONFIG_SYS_SDRAM0_DLCR 0x00000000
204#define CONFIG_SYS_SDRAM0_CLKTR 0x40000000
Dirk Eibach15cc3852011-10-04 11:13:55 +0200205#define CONFIG_SYS_SDRAM0_WRDTR 0x86000823
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200206#define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
207#define CONFIG_SYS_SDRAM0_SDTR2 0x32204232
Dirk Eibach91d59902009-09-21 13:27:14 +0200208#define CONFIG_SYS_SDRAM0_SDTR3 0x090C0D15
Dirk Eibach15cc3852011-10-04 11:13:55 +0200209#define CONFIG_SYS_SDRAM0_MMODE 0x00000452
Dirk Eibach91d59902009-09-21 13:27:14 +0200210#define CONFIG_SYS_SDRAM0_MEMODE 0x00000002
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200211
212#define CONFIG_SYS_MBYTES_SDRAM 256 /* 256MB */
213
214/*
215 * I2C
216 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000217#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200218
219#define CONFIG_SYS_I2C_MULTI_EEPROMS
220#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
221#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
222#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
223#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
224
225/* I2C bootstrap EEPROM */
226#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x54
227#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
228#define CONFIG_4xx_CONFIG_BLOCKSIZE 16
229
230/* I2C SYSMON */
231#define CONFIG_DTT_LM63 1 /* National LM63 */
232#define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */
233#define CONFIG_DTT_PWM_LOOKUPTABLE \
234 { { 40, 10 }, { 50, 20 }, { 60, 40 } }
235#define CONFIG_DTT_TACH_LIMIT 0xa10
236
237/* RTC configuration */
238#define CONFIG_RTC_DS1337 1
239#define CONFIG_SYS_I2C_RTC_ADDR 0x68
240
241/*
242 * Ethernet
243 */
244#define CONFIG_IBM_EMAC4_V4 1
245
246#define CONFIG_HAS_ETH0
247#define CONFIG_HAS_ETH1
248
249#define CONFIG_PHY_ADDR 2 /* PHY address, See schematics */
250#define CONFIG_PHY1_ADDR 3
251
252#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
253#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
254#define CONFIG_PHY_DYNAMIC_ANEG 1
255
256/*
257 * USB-OHCI
258 */
259#define CONFIG_USB_OHCI_NEW
260#define CONFIG_USB_STORAGE
261#undef CONFIG_SYS_OHCI_BE_CONTROLLER /* 460EX has little endian descriptors*/
262#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS /* 460EX has little endian register */
263#define CONFIG_SYS_OHCI_USE_NPS /* force NoPowerSwitching mode */
264#define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_AHB_BASE | 0xd0000)
265#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
266#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
267
268/*
269 * Default environment variables
270 */
271#define CONFIG_EXTRA_ENV_SETTINGS \
272 CONFIG_AMCC_DEF_ENV \
273 CONFIG_AMCC_DEF_ENV_POWERPC \
274 CONFIG_AMCC_DEF_ENV_NOR_UPD \
275 "kernel_addr=fc000000\0" \
276 "fdt_addr=fc1e0000\0" \
277 "ramdisk_addr=fc200000\0" \
278 "pciconfighost=1\0" \
279 "pcie_mode=RP:RP\0" \
280 ""
281
282/*
283 * Commands additional to the ones defined in amcc-common.h
284 */
285#define CONFIG_CMD_CHIP_CONFIG
286#define CONFIG_CMD_DATE
287#define CONFIG_CMD_DTT
288#define CONFIG_CMD_EXT2
289#define CONFIG_CMD_FAT
290#define CONFIG_CMD_PCI
291#define CONFIG_CMD_SDRAM
292#define CONFIG_CMD_SNTP
293#define CONFIG_CMD_USB
294
295/* Partitions */
296#define CONFIG_MAC_PARTITION
297#define CONFIG_DOS_PARTITION
298#define CONFIG_ISO_PARTITION
299
300/*
301 * PCI stuff
302 */
303/* General PCI */
304#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000305#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200306#define CONFIG_PCI_PNP /* do pci plug-and-play */
307#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
308#define CONFIG_PCI_CONFIG_HOST_BRIDGE
309#define CONFIG_PCI_DISABLE_PCIE
310
311/* Board-specific PCI */
312#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
313#undef CONFIG_SYS_PCI_MASTER_INIT
314
315#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
316#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
317
318
319/*
320 * External Bus Controller (EBC) Setup
321 */
322
323/*
324 * CompactCenter has 64MBytes of NOR FLASH (Spansion 29GL512), but the
325 * boot EBC mapping only supports a maximum of 16MBytes
326 * (4.ff00.0000 - 4.ffff.ffff).
327 * To solve this problem, the FLASH has to get remapped to another
328 * EBC address which accepts bigger regions:
329 *
330 * 0xfc00.0000 -> 4.cc00.0000
331 */
332
333
334/* Memory Bank 0 (NOR-FLASH) initialization */
335#define CONFIG_SYS_EBC_PB0AP 0x10055e00
336#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
337
338/* Memory Bank 1 (NVRAM) initialization */
339#define CONFIG_SYS_EBC_PB1AP 0x02815480
340/* BAS=NVRAM,BS=1MB,BU=R/W,BW=8bit*/
341#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_NVRAM_BASE | 0x18000)
342
343/* Memory Bank 2 (UART) initialization */
344#define CONFIG_SYS_EBC_PB2AP 0x02815480
345/* BAS=UART,BS=1MB,BU=R/W,BW=16bit*/
346#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_UART_BASE | 0x1A000)
347
348/* Memory Bank 3 (IO) initialization */
349#define CONFIG_SYS_EBC_PB3AP 0x02815480
350/* BAS=IO,BS=1MB,BU=R/W,BW=16bit*/
351#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_IO_BASE | 0x1A000)
352
353/*
354 * PPC4xx GPIO Configuration
355 */
356/* 460EX: Use USB configuration */
357#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
358{ \
359/* GPIO Core 0 */ \
360{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
361{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
362{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
363{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
364{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
365{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
366{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
367{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
368{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
369{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
370{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
371{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
372{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
373{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
374{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
375{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
376{GPIO0_BASE, GPIO_IN , GPIO_SEL, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
377{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
378{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
379{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
380{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
381{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
382{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
383{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
384{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
385{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
386{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
387{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
388{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
389{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
390{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
391{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
392}, \
393{ \
394/* GPIO Core 1 */ \
395{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
396{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
397{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
398{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
399{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
400{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
401{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
402{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
403{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
404{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
405{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
406{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
407{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
408{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
409{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
410{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
411{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
412{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
413{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 USB_SERVICE_SUSPEND_N */ \
414{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO51 SPI_CSS_N */ \
415{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO52 FPGA_PROGRAM_UC_N */ \
416{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 FPGA_INIT_UC_N */ \
417{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO54 WD_STROBE */ \
418{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 LED_2_OUT */ \
419{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO56 LED_1_OUT */ \
420{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
421{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
422{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
423{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
424{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO61 STARTUP_FINISHED_N */ \
425{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO62 STARTUP_FINISHED */ \
426{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 SERVICE_PORT_ACTIVE */ \
427} \
428}
429
430#endif /* __CONFIG_H */