blob: 88e646690a9e325dc924bfe61e654004483ab1c9 [file] [log] [blame]
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +05301/*
Rajeshwari Shinde7590d3c2012-05-21 16:38:03 +05302 * SAMSUNG EXYNOS USB HOST EHCI Controller
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +05303 *
4 * Copyright (C) 2012 Samsung Electronics Co.Ltd
5 * Vivek Gautam <gautam.vivek@samsung.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +05308 */
9
10#include <common.h>
Rajeshwari Shindee18bf1f2013-01-07 23:35:03 +000011#include <fdtdec.h>
12#include <libfdt.h>
13#include <malloc.h>
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +053014#include <usb.h>
15#include <asm/arch/cpu.h>
Rajeshwari Shinde7590d3c2012-05-21 16:38:03 +053016#include <asm/arch/ehci.h>
Rajeshwari Shinde71045da2012-05-14 05:52:02 +000017#include <asm/arch/system.h>
Rajeshwari Shindec48ac112012-05-14 05:52:03 +000018#include <asm/arch/power.h>
Julius Werner4a271cb2013-09-14 14:02:52 +053019#include <asm/gpio.h>
Rajeshwari Shindee18bf1f2013-01-07 23:35:03 +000020#include <asm-generic/errno.h>
21#include <linux/compat.h>
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +053022#include "ehci.h"
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +053023
Rajeshwari Shindee18bf1f2013-01-07 23:35:03 +000024/* Declare global data pointer */
25DECLARE_GLOBAL_DATA_PTR;
26
27/**
28 * Contains pointers to register base addresses
29 * for the usb controller.
30 */
31struct exynos_ehci {
32 struct exynos_usb_phy *usb;
Vivek Gautam24a47752013-03-06 14:18:32 +053033 struct ehci_hccr *hcd;
Julius Werner4a271cb2013-09-14 14:02:52 +053034 struct fdt_gpio_state vbus_gpio;
Rajeshwari Shindee18bf1f2013-01-07 23:35:03 +000035};
36
Vivek Gautam24a47752013-03-06 14:18:32 +053037static struct exynos_ehci exynos;
38
Vivek Gautamc74b0112013-03-06 14:18:33 +053039#ifdef CONFIG_OF_CONTROL
Rajeshwari Shindee18bf1f2013-01-07 23:35:03 +000040static int exynos_usb_parse_dt(const void *blob, struct exynos_ehci *exynos)
41{
Vivek Gautam24a47752013-03-06 14:18:32 +053042 fdt_addr_t addr;
Rajeshwari Shindee18bf1f2013-01-07 23:35:03 +000043 unsigned int node;
44 int depth;
45
46 node = fdtdec_next_compatible(blob, 0, COMPAT_SAMSUNG_EXYNOS_EHCI);
47 if (node <= 0) {
48 debug("EHCI: Can't get device node for ehci\n");
49 return -ENODEV;
50 }
51
52 /*
53 * Get the base address for EHCI controller from the device node
54 */
Vivek Gautam24a47752013-03-06 14:18:32 +053055 addr = fdtdec_get_addr(blob, node, "reg");
56 if (addr == FDT_ADDR_T_NONE) {
Rajeshwari Shindee18bf1f2013-01-07 23:35:03 +000057 debug("Can't get the EHCI register address\n");
58 return -ENXIO;
59 }
60
Vivek Gautam24a47752013-03-06 14:18:32 +053061 exynos->hcd = (struct ehci_hccr *)addr;
62
Julius Werner4a271cb2013-09-14 14:02:52 +053063 /* Vbus gpio */
64 fdtdec_decode_gpio(blob, node, "samsung,vbus-gpio", &exynos->vbus_gpio);
65
Rajeshwari Shindee18bf1f2013-01-07 23:35:03 +000066 depth = 0;
67 node = fdtdec_next_compatible_subnode(blob, node,
68 COMPAT_SAMSUNG_EXYNOS_USB_PHY, &depth);
69 if (node <= 0) {
70 debug("EHCI: Can't get device node for usb-phy controller\n");
71 return -ENODEV;
72 }
73
74 /*
75 * Get the base address for usbphy from the device node
76 */
77 exynos->usb = (struct exynos_usb_phy *)fdtdec_get_addr(blob, node,
78 "reg");
79 if (exynos->usb == NULL) {
80 debug("Can't get the usbphy register address\n");
81 return -ENXIO;
82 }
83
84 return 0;
85}
Vivek Gautamc74b0112013-03-06 14:18:33 +053086#endif
Rajeshwari Shindee18bf1f2013-01-07 23:35:03 +000087
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +053088/* Setup the EHCI host controller. */
Rajeshwari Shinde7590d3c2012-05-21 16:38:03 +053089static void setup_usb_phy(struct exynos_usb_phy *usb)
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +053090{
Inderpal Singh16f94802014-01-08 09:19:56 +053091 u32 hsic_ctrl;
92
Rajeshwari Shinde71045da2012-05-14 05:52:02 +000093 set_usbhost_mode(USB20_PHY_CFG_HOST_LINK_EN);
94
Rajeshwari Shindec48ac112012-05-14 05:52:03 +000095 set_usbhost_phy_ctrl(POWER_USB_HOST_PHY_CTRL_EN);
96
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +053097 clrbits_le32(&usb->usbphyctrl0,
98 HOST_CTRL0_FSEL_MASK |
99 HOST_CTRL0_COMMONON_N |
100 /* HOST Phy setting */
101 HOST_CTRL0_PHYSWRST |
102 HOST_CTRL0_PHYSWRSTALL |
103 HOST_CTRL0_SIDDQ |
104 HOST_CTRL0_FORCESUSPEND |
105 HOST_CTRL0_FORCESLEEP);
106
107 setbits_le32(&usb->usbphyctrl0,
108 /* Setting up the ref freq */
109 (CLK_24MHZ << 16) |
110 /* HOST Phy setting */
111 HOST_CTRL0_LINKSWRST |
112 HOST_CTRL0_UTMISWRST);
113 udelay(10);
114 clrbits_le32(&usb->usbphyctrl0,
115 HOST_CTRL0_LINKSWRST |
116 HOST_CTRL0_UTMISWRST);
Inderpal Singh16f94802014-01-08 09:19:56 +0530117
118 /* HSIC Phy Setting */
119 hsic_ctrl = (HSIC_CTRL_FORCESUSPEND |
120 HSIC_CTRL_FORCESLEEP |
121 HSIC_CTRL_SIDDQ);
122
123 clrbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
124 clrbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
125
126 hsic_ctrl = (((HSIC_CTRL_REFCLKDIV_12 & HSIC_CTRL_REFCLKDIV_MASK)
127 << HSIC_CTRL_REFCLKDIV_SHIFT)
128 | ((HSIC_CTRL_REFCLKSEL & HSIC_CTRL_REFCLKSEL_MASK)
129 << HSIC_CTRL_REFCLKSEL_SHIFT)
130 | HSIC_CTRL_UTMISWRST);
131
132 setbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
133 setbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
134
135 udelay(10);
136
137 clrbits_le32(&usb->hsicphyctrl1, HSIC_CTRL_PHYSWRST |
138 HSIC_CTRL_UTMISWRST);
139
140 clrbits_le32(&usb->hsicphyctrl2, HSIC_CTRL_PHYSWRST |
141 HSIC_CTRL_UTMISWRST);
142
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530143 udelay(20);
144
145 /* EHCI Ctrl setting */
146 setbits_le32(&usb->ehcictrl,
147 EHCICTRL_ENAINCRXALIGN |
148 EHCICTRL_ENAINCR4 |
149 EHCICTRL_ENAINCR8 |
150 EHCICTRL_ENAINCR16);
151}
152
153/* Reset the EHCI host controller. */
Rajeshwari Shinde7590d3c2012-05-21 16:38:03 +0530154static void reset_usb_phy(struct exynos_usb_phy *usb)
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530155{
Inderpal Singh16f94802014-01-08 09:19:56 +0530156 u32 hsic_ctrl;
157
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530158 /* HOST_PHY reset */
159 setbits_le32(&usb->usbphyctrl0,
160 HOST_CTRL0_PHYSWRST |
161 HOST_CTRL0_PHYSWRSTALL |
162 HOST_CTRL0_SIDDQ |
163 HOST_CTRL0_FORCESUSPEND |
164 HOST_CTRL0_FORCESLEEP);
Rajeshwari Shindec48ac112012-05-14 05:52:03 +0000165
Inderpal Singh16f94802014-01-08 09:19:56 +0530166 /* HSIC Phy reset */
167 hsic_ctrl = (HSIC_CTRL_FORCESUSPEND |
168 HSIC_CTRL_FORCESLEEP |
169 HSIC_CTRL_SIDDQ |
170 HSIC_CTRL_PHYSWRST);
171
172 setbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
173 setbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
174
Rajeshwari Shindec48ac112012-05-14 05:52:03 +0000175 set_usbhost_phy_ctrl(POWER_USB_HOST_PHY_CTRL_DISABLE);
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530176}
177
178/*
179 * EHCI-initialization
180 * Create the appropriate control structures to manage
181 * a new EHCI host controller.
182 */
Troy Kisky127efc42013-10-10 15:27:57 -0700183int ehci_hcd_init(int index, enum usb_init_type init,
184 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530185{
Vivek Gautam24a47752013-03-06 14:18:32 +0530186 struct exynos_ehci *ctx = &exynos;
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530187
Vivek Gautamc74b0112013-03-06 14:18:33 +0530188#ifdef CONFIG_OF_CONTROL
Vivek Gautam24a47752013-03-06 14:18:32 +0530189 if (exynos_usb_parse_dt(gd->fdt_blob, ctx)) {
190 debug("Unable to parse device tree for ehci-exynos\n");
191 return -ENODEV;
Rajeshwari Shindee18bf1f2013-01-07 23:35:03 +0000192 }
Vivek Gautamc74b0112013-03-06 14:18:33 +0530193#else
194 ctx->usb = (struct exynos_usb_phy *)samsung_get_base_usb_phy();
195 ctx->hcd = (struct ehci_hccr *)samsung_get_base_usb_ehci();
196#endif
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530197
Julius Werner4a271cb2013-09-14 14:02:52 +0530198#ifdef CONFIG_OF_CONTROL
199 /* setup the Vbus gpio here */
200 if (!fdtdec_setup_gpio(&ctx->vbus_gpio))
201 gpio_direction_output(ctx->vbus_gpio.gpio, 1);
202#endif
203
Vivek Gautam24a47752013-03-06 14:18:32 +0530204 setup_usb_phy(ctx->usb);
Rajeshwari Shindee18bf1f2013-01-07 23:35:03 +0000205
Vivek Gautam24a47752013-03-06 14:18:32 +0530206 *hccr = ctx->hcd;
Lucas Stach676ae062012-09-26 00:14:35 +0200207 *hcor = (struct ehci_hcor *)((uint32_t) *hccr
208 + HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530209
210 debug("Exynos5-ehci: init hccr %x and hcor %x hc_length %d\n",
Lucas Stach676ae062012-09-26 00:14:35 +0200211 (uint32_t)*hccr, (uint32_t)*hcor,
212 (uint32_t)HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530213
214 return 0;
215}
216
217/*
218 * Destroy the appropriate control structures corresponding
219 * the EHCI host controller.
220 */
Lucas Stach676ae062012-09-26 00:14:35 +0200221int ehci_hcd_stop(int index)
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530222{
Vivek Gautam24a47752013-03-06 14:18:32 +0530223 struct exynos_ehci *ctx = &exynos;
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530224
Vivek Gautam24a47752013-03-06 14:18:32 +0530225 reset_usb_phy(ctx->usb);
Rajeshwari Shinde5f0ffea2012-05-02 19:18:51 +0530226
227 return 0;
228}