blob: 8d4b782372c528b6b7b5719b4d5c676c6e8cedd0 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Piotr Wilczek4d6c9672013-09-20 15:01:27 +02002/*
3 * Copyright (C) 2013 Samsung Electronics
4 * Sanghee Kim <sh0130.kim@samsung.com>
5 * Piotr Wilczek <p.wilczek@samsung.com>
6 *
7 * Configuation settings for the SAMSUNG TRATS2 (EXYNOS4412) board.
Piotr Wilczek4d6c9672013-09-20 15:01:27 +02008 */
9
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010010#ifndef __CONFIG_TRATS2_H
11#define __CONFIG_TRATS2_H
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020012
Simon Glass4c7bb1d2014-10-07 22:01:44 -060013#include <configs/exynos4-common.h>
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020014
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010015#define CONFIG_TIZEN /* TIZEN lib */
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020016
17#ifndef CONFIG_SYS_L2CACHE_OFF
18#define CONFIG_SYS_L2_PL310
19#define CONFIG_SYS_PL310_BASE 0x10502000
20#endif
21
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010022/* TRATS2 has 4 banks of DRAM */
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010023#define CONFIG_SYS_SDRAM_BASE 0x40000000
24#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
25#define SDRAM_BANK_SIZE (256 << 20) /* 256 MB */
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020026
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010027#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR \
28 - GENERATED_GBL_DATA_SIZE)
29
30#define CONFIG_SYS_MEM_TOP_HIDE (1 << 20) /* ram console */
31
32#define CONFIG_SYS_MONITOR_BASE 0x00000000
33
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020034/* Tizen - partitions definitions */
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010035#define PARTS_CSA "csa-mmc"
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020036#define PARTS_BOOT "boot"
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010037#define PARTS_QBOOT "qboot"
Piotr Wilczekdca36682013-11-27 11:11:02 +010038#define PARTS_CSC "csc"
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020039#define PARTS_ROOT "platform"
40#define PARTS_DATA "data"
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020041#define PARTS_UMS "ums"
42
43#define PARTS_DEFAULT \
Piotr Wilczeka5e15bb2013-12-30 09:40:40 +010044 "uuid_disk=${uuid_gpt_disk};" \
Piotr Wilczekdca36682013-11-27 11:11:02 +010045 "name="PARTS_CSA",start=5MiB,size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010046 "name="PARTS_BOOT",size=60MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \
47 "name="PARTS_QBOOT",size=100MiB,uuid=${uuid_gpt_"PARTS_QBOOT"};" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020048 "name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \
Piotr Wilczekdca36682013-11-27 11:11:02 +010049 "name="PARTS_ROOT",size=1536MiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010050 "name="PARTS_DATA",size=3000MiB,uuid=${uuid_gpt_"PARTS_DATA"};" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020051 "name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \
52
Piotr Wilczek09f98012013-11-12 15:22:46 +010053#define CONFIG_DFU_ALT \
Mateusz Zalegab7d42592014-04-28 21:13:25 +020054 "u-boot raw 0x80 0x800;" \
Łukasz Majewskidcb7eb62014-07-22 10:17:06 +020055 "/uImage ext4 0 2;" \
56 "/modem.bin ext4 0 2;" \
57 "/exynos4412-trats2.dtb ext4 0 2;" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010058 ""PARTS_CSA" part 0 1;" \
Łukasz Majewskicdd15bc2014-01-14 08:02:24 +010059 ""PARTS_BOOT" part 0 2;" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010060 ""PARTS_QBOOT" part 0 3;" \
61 ""PARTS_CSC" part 0 4;" \
Łukasz Majewskicdd15bc2014-01-14 08:02:24 +010062 ""PARTS_ROOT" part 0 5;" \
63 ""PARTS_DATA" part 0 6;" \
Przemyslaw Marczaka0afc6f2014-01-22 12:02:47 +010064 ""PARTS_UMS" part 0 7;" \
Łukasz Majewski1018b0a2015-04-01 12:34:30 +020065 "params.bin raw 0x38 0x8;" \
66 "/Image.itb ext4 0 2\0"
Piotr Wilczek09f98012013-11-12 15:22:46 +010067
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020068#define CONFIG_EXTRA_ENV_SETTINGS \
69 "bootk=" \
Piotr Wilczek425e26d2014-01-22 15:54:37 +010070 "run loaduimage;" \
71 "if run loaddtb; then " \
72 "bootm 0x40007FC0 - ${fdtaddr};" \
73 "fi;" \
74 "bootm 0x40007FC0;\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020075 "updatebackup=" \
Jaehoon Chung188c42b2014-04-30 09:09:15 +090076 "mmc dev 0 2; mmc write 0x51000000 0 0x800;" \
77 " mmc dev 0 0\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020078 "updatebootb=" \
Jaehoon Chung188c42b2014-04-30 09:09:15 +090079 "mmc read 0x51000000 0x80 0x800; run updatebackup\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020080 "mmcboot=" \
81 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
82 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \
Piotr Wilczek425e26d2014-01-22 15:54:37 +010083 "run bootk\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020084 "bootchart=set opts init=/sbin/bootchartd; run bootcmd\0" \
85 "boottrace=setenv opts initcall_debug; run bootcmd\0" \
86 "verify=n\0" \
87 "rootfstype=ext4\0" \
Andre Heider9c042652020-09-17 08:52:01 +020088 "console=console=ttySAC2,115200n8\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020089 "kernelname=uImage\0" \
Piotr Wilczek2c8043c2013-11-27 11:11:00 +010090 "loaduimage=ext4load mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 " \
91 "${kernelname}\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020092 "loaddtb=ext4load mmc ${mmcdev}:${mmcbootpart} ${fdtaddr} " \
93 "${fdtfile}\0" \
Piotr Wilczeka5e15bb2013-12-30 09:40:40 +010094 "mmcdev=" __stringify(CONFIG_MMC_DEFAULT_DEV) "\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020095 "mmcbootpart=2\0" \
96 "mmcrootpart=5\0" \
97 "opts=always_resume=1\0" \
98 "partitions=" PARTS_DEFAULT \
Piotr Wilczek09f98012013-11-12 15:22:46 +010099 "dfu_alt_info=" CONFIG_DFU_ALT \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200100 "uartpath=ap\0" \
101 "usbpath=ap\0" \
102 "consoleon=set console console=ttySAC2,115200n8; save; reset\0" \
103 "consoleoff=set console console=ram; save; reset\0" \
104 "spladdr=0x40000100\0" \
105 "splsize=0x200\0" \
106 "splfile=falcon.bin\0" \
107 "spl_export=" \
108 "setexpr spl_imgsize ${splsize} + 8 ;" \
109 "setenv spl_imgsize 0x${spl_imgsize};" \
110 "setexpr spl_imgaddr ${spladdr} - 8 ;" \
111 "setexpr spl_addr_tmp ${spladdr} - 4 ;" \
112 "mw.b ${spl_imgaddr} 0x00 ${spl_imgsize};run loaduimage;" \
113 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
114 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo};" \
115 "spl export atags 0x40007FC0;" \
116 "crc32 ${spladdr} ${splsize} ${spl_imgaddr};" \
117 "mw.l ${spl_addr_tmp} ${splsize};" \
118 "ext4write mmc ${mmcdev}:${mmcbootpart}" \
119 " /${splfile} ${spl_imgaddr} ${spl_imgsize};" \
120 "setenv spl_imgsize;" \
121 "setenv spl_imgaddr;" \
122 "setenv spl_addr_tmp;\0" \
Tom Rinic8632042021-08-10 17:34:22 -0400123 ENV_ITB \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200124 "fdtaddr=40800000\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200125
Albert ARIBAUD519fdde2014-04-08 09:25:08 +0200126/* GPT */
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200127
Przemyslaw Marczake0021702014-03-25 10:58:22 +0100128/* Security subsystem - enable hw_rand() */
129#define CONFIG_EXYNOS_ACE_SHA
Przemyslaw Marczake0021702014-03-25 10:58:22 +0100130
Przemyslaw Marczak679549d2014-01-22 11:24:12 +0100131/* Common misc for Samsung */
132#define CONFIG_MISC_COMMON
133
Przemyslaw Marczakf64236a2014-01-22 11:24:19 +0100134/* Download menu - Samsung common */
135#define CONFIG_LCD_MENU
Przemyslaw Marczakf64236a2014-01-22 11:24:19 +0100136
137/* Download menu - definitions for check keys */
138#ifndef __ASSEMBLY__
Przemyslaw Marczakf64236a2014-01-22 11:24:19 +0100139
140#define KEY_PWR_PMIC_NAME "MAX77686_PMIC"
141#define KEY_PWR_STATUS_REG MAX77686_REG_PMIC_STATUS1
142#define KEY_PWR_STATUS_MASK (1 << 0)
143#define KEY_PWR_INTERRUPT_REG MAX77686_REG_PMIC_INT1
144#define KEY_PWR_INTERRUPT_MASK (1 << 1)
145
Akshay Saraswat9b97b722014-05-13 10:30:15 +0530146#define KEY_VOL_UP_GPIO EXYNOS4X12_GPIO_X22
147#define KEY_VOL_DOWN_GPIO EXYNOS4X12_GPIO_X33
Przemyslaw Marczakf64236a2014-01-22 11:24:19 +0100148#endif /* __ASSEMBLY__ */
149
150/* LCD console */
151#define LCD_BPP LCD_COLOR16
Przemyslaw Marczakf64236a2014-01-22 11:24:19 +0100152
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200153/* LCD */
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200154#define CONFIG_FB_ADDR 0x52504000
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200155#define CONFIG_EXYNOS_MIPI_DSIM
Przemyslaw Marczak903afe12013-11-29 18:30:43 +0100156#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE ((500 * 160 * 4) + 54)
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200157
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200158#endif /* __CONFIG_H */