blob: 6a0240b903874890b5761cbd8d971d476928fb33 [file] [log] [blame]
Srinath915162d2011-04-18 17:40:35 -04001/*
2 * am3517_crane.h - Default configuration for AM3517 CraneBoard.
3 *
4 * Author: Srinath.R <srinath@mistralsolutions.com>
5 *
6 * Based on include/configs/am3517evm.h
7 *
8 * Copyright (C) 2011 Mistral Solutions pvt Ltd
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Srinath915162d2011-04-18 17:40:35 -040011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/*
17 * High Level Configuration Options
18 */
Srinath915162d2011-04-18 17:40:35 -040019#define CONFIG_OMAP 1 /* in a TI OMAP core */
Srinath915162d2011-04-18 17:40:35 -040020#define CONFIG_OMAP3_AM3517CRANE 1 /* working with CRANEBOARD */
Lokesh Vutla806d2792013-07-30 11:36:30 +053021#define CONFIG_OMAP_COMMON
Yegor Yefremova800f2f2015-06-30 09:59:47 +020022#define CONFIG_SYS_GENERIC_BOARD
Nishanth Menonc6f90e12015-03-09 17:12:08 -050023/* Common ARM Erratas */
24#define CONFIG_ARM_ERRATA_454179
25#define CONFIG_ARM_ERRATA_430973
26#define CONFIG_ARM_ERRATA_621766
Srinath915162d2011-04-18 17:40:35 -040027
28#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
29
30#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menon987ec582015-03-09 17:12:04 -050031#include <asm/arch/omap.h>
Srinath915162d2011-04-18 17:40:35 -040032
33/*
34 * Display CPU and Board information
35 */
36#define CONFIG_DISPLAY_CPUINFO 1
37#define CONFIG_DISPLAY_BOARDINFO 1
38
39/* Clock Defines */
40#define V_OSCK 26000000 /* Clock output from T2 */
41#define V_SCLK (V_OSCK >> 1)
42
Srinath915162d2011-04-18 17:40:35 -040043#define CONFIG_MISC_INIT_R
44
45#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
46#define CONFIG_SETUP_MEMORY_TAGS 1
47#define CONFIG_INITRD_TAG 1
48#define CONFIG_REVISION_TAG 1
49
50/*
51 * Size of malloc() pool
52 */
53#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
55 /* initial data */
56/*
57 * DDR related
58 */
Srinath915162d2011-04-18 17:40:35 -040059#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
60
61/*
62 * Hardware drivers
63 */
64
65/*
66 * NS16550 Configuration
67 */
68#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
69
70#define CONFIG_SYS_NS16550
71#define CONFIG_SYS_NS16550_SERIAL
72#define CONFIG_SYS_NS16550_REG_SIZE (-4)
73#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
74
75/*
76 * select serial console configuration
77 */
78#define CONFIG_CONS_INDEX 3
79#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
80#define CONFIG_SERIAL3 3 /* UART3 on CRANEBOARD */
81
82/* allow to overwrite serial and ethaddr */
83#define CONFIG_ENV_OVERWRITE
84#define CONFIG_BAUDRATE 115200
85#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
86 115200}
Tom Rinia5a88212011-09-03 21:51:50 -040087#define CONFIG_GENERIC_MMC 1
Srinath915162d2011-04-18 17:40:35 -040088#define CONFIG_MMC 1
Tom Rinia5a88212011-09-03 21:51:50 -040089#define CONFIG_OMAP_HSMMC 1
Srinath915162d2011-04-18 17:40:35 -040090#define CONFIG_DOS_PARTITION 1
91
92/*
93 * USB configuration
94 * Enable CONFIG_MUSB_HCD for Host functionalities MSC, keyboard
95 * Enable CONFIG_MUSB_UDC for Device functionalities.
96 */
97#define CONFIG_USB_AM35X 1
98#define CONFIG_MUSB_HCD 1
99
100#ifdef CONFIG_USB_AM35X
101
102#ifdef CONFIG_MUSB_HCD
103#define CONFIG_CMD_USB
104
105#define CONFIG_USB_STORAGE
106#define CONGIG_CMD_STORAGE
107#define CONFIG_CMD_FAT
108
109#ifdef CONFIG_USB_KEYBOARD
110#define CONFIG_SYS_USB_EVENT_POLL
111#define CONFIG_PREBOOT "usb start"
112#endif /* CONFIG_USB_KEYBOARD */
113
114#endif /* CONFIG_MUSB_HCD */
115
116#ifdef CONFIG_MUSB_UDC
117/* USB device configuration */
118#define CONFIG_USB_DEVICE 1
119#define CONFIG_USB_TTY 1
120#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
121/* Change these to suit your needs */
122#define CONFIG_USBD_VENDORID 0x0451
123#define CONFIG_USBD_PRODUCTID 0x5678
124#define CONFIG_USBD_MANUFACTURER "Texas Instruments"
125#define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE"
126#endif /* CONFIG_MUSB_UDC */
127
128#endif /* CONFIG_USB_AM35X */
129
130/* commands to include */
Srinath915162d2011-04-18 17:40:35 -0400131#define CONFIG_CMD_EXT2 /* EXT2 Support */
132#define CONFIG_CMD_FAT /* FAT support */
133#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
134
135#define CONFIG_CMD_I2C /* I2C serial bus support */
136#define CONFIG_CMD_MMC /* MMC support */
137#define CONFIG_CMD_NAND /* NAND support */
138#define CONFIG_CMD_DHCP
Joe Hershberger80615002012-05-23 07:57:57 +0000139#undef CONFIG_CMD_PING
Srinath915162d2011-04-18 17:40:35 -0400140
Srinath915162d2011-04-18 17:40:35 -0400141
142#define CONFIG_SYS_NO_FLASH
Heiko Schocher6789e842013-10-22 11:03:18 +0200143#define CONFIG_SYS_I2C
144#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
145#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
146#define CONFIG_SYS_I2C_OMAP34XX
Srinath915162d2011-04-18 17:40:35 -0400147
Srinath915162d2011-04-18 17:40:35 -0400148/*
149 * Board NAND Info.
150 */
151#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
152 /* to access nand */
153#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
154 /* to access */
155 /* nand at CS0 */
156
157#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
158 /* NAND devices */
Srinath915162d2011-04-18 17:40:35 -0400159
160#define CONFIG_JFFS2_NAND
161/* nand device jffs2 lives on */
162#define CONFIG_JFFS2_DEV "nand0"
163/* start of jffs2 partition */
164#define CONFIG_JFFS2_PART_OFFSET 0x680000
165#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
166
167/* Environment information */
168#define CONFIG_BOOTDELAY 10
169
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000170#define CONFIG_BOOTFILE "uImage"
Srinath915162d2011-04-18 17:40:35 -0400171
172#define CONFIG_EXTRA_ENV_SETTINGS \
173 "loadaddr=0x82000000\0" \
174 "console=ttyS2,115200n8\0" \
Tom Rinia5a88212011-09-03 21:51:50 -0400175 "mmcdev=0\0" \
Srinath915162d2011-04-18 17:40:35 -0400176 "mmcargs=setenv bootargs console=${console} " \
177 "root=/dev/mmcblk0p2 rw " \
178 "rootfstype=ext3 rootwait\0" \
179 "nandargs=setenv bootargs console=${console} " \
180 "root=/dev/mtdblock4 rw " \
181 "rootfstype=jffs2\0" \
Tom Rinia5a88212011-09-03 21:51:50 -0400182 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Srinath915162d2011-04-18 17:40:35 -0400183 "bootscript=echo Running bootscript from mmc ...; " \
184 "source ${loadaddr}\0" \
Tom Rinia5a88212011-09-03 21:51:50 -0400185 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Srinath915162d2011-04-18 17:40:35 -0400186 "mmcboot=echo Booting from mmc ...; " \
187 "run mmcargs; " \
188 "bootm ${loadaddr}\0" \
189 "nandboot=echo Booting from nand ...; " \
190 "run nandargs; " \
191 "nand read ${loadaddr} 280000 400000; " \
192 "bootm ${loadaddr}\0" \
193
194#define CONFIG_BOOTCOMMAND \
Andrew Bradford66968112012-10-01 05:06:52 +0000195 "mmc dev ${mmcdev}; if mmc rescan; then " \
Srinath915162d2011-04-18 17:40:35 -0400196 "if run loadbootscript; then " \
197 "run bootscript; " \
198 "else " \
199 "if run loaduimage; then " \
200 "run mmcboot; " \
201 "else run nandboot; " \
202 "fi; " \
203 "fi; " \
204 "else run nandboot; fi"
205
206#define CONFIG_AUTO_COMPLETE 1
207/*
208 * Miscellaneous configurable options
209 */
210#define V_PROMPT "AM3517_CRANE # "
211
212#define CONFIG_SYS_LONGHELP /* undef to save memory */
213#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Srinath915162d2011-04-18 17:40:35 -0400214#define CONFIG_SYS_PROMPT V_PROMPT
215#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
216/* Print Buffer Size */
217#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
218 sizeof(CONFIG_SYS_PROMPT) + 16)
219#define CONFIG_SYS_MAXARGS 32 /* max number of command */
220 /* args */
221/* Boot Argument Buffer Size */
222#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
223/* memtest works on */
224#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
225#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
226 0x01F00000) /* 31MB */
227
228#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
229 /* address */
230
231/*
232 * AM3517 has 12 GP timers, they can be driven by the system clock
233 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
234 * This rate is divided by a local divisor.
235 */
236#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
237#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Srinath915162d2011-04-18 17:40:35 -0400238
239/*-----------------------------------------------------------------------
Srinath915162d2011-04-18 17:40:35 -0400240 * Physical Memory Map
241 */
242#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
243#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Srinath915162d2011-04-18 17:40:35 -0400244#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
245
Srinath915162d2011-04-18 17:40:35 -0400246/*-----------------------------------------------------------------------
247 * FLASH and environment organization
248 */
249
250/* **** PISMO SUPPORT *** */
Srinath915162d2011-04-18 17:40:35 -0400251#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
252 /* on one chip */
253#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
254#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
255
pekon gupta222a3112014-07-18 17:59:41 +0530256#define CONFIG_SYS_FLASH_BASE NAND_BASE
Srinath915162d2011-04-18 17:40:35 -0400257
258/* Monitor at start of flash */
259#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
260
261#define CONFIG_NAND_OMAP_GPMC
Srinath915162d2011-04-18 17:40:35 -0400262#define CONFIG_ENV_IS_IN_NAND 1
263#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
264
Luca Ceresoli6cbec7b2011-04-20 11:02:05 -0400265#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */
266#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
267#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
Srinath915162d2011-04-18 17:40:35 -0400268
269/*-----------------------------------------------------------------------
270 * CFI FLASH driver setup
271 */
272/* timeout values are in ticks */
273#define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
274#define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
275
276/* Flash banks JFFS2 should use */
277#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
278 CONFIG_SYS_MAX_NAND_DEVICE)
279#define CONFIG_SYS_JFFS2_MEM_NAND
280/* use flash_info[2] */
281#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
282#define CONFIG_SYS_JFFS2_NUM_BANKS 1
283
Srinath915162d2011-04-18 17:40:35 -0400284#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
285#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
286#define CONFIG_SYS_INIT_RAM_SIZE 0x800
287#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
288 CONFIG_SYS_INIT_RAM_SIZE - \
289 GENERATED_GBL_DATA_SIZE)
Tom Rinid067cc42011-11-18 12:48:11 +0000290
291/* Defines for SPL */
Tom Rini47f7bca2012-08-13 12:03:19 -0700292#define CONFIG_SPL_FRAMEWORK
Tom Rinid7cb93b2012-08-14 12:26:08 -0700293#define CONFIG_SPL_BOARD_INIT
Tom Rinid067cc42011-11-18 12:48:11 +0000294#define CONFIG_SPL_NAND_SIMPLE
295#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinie0820cc2012-05-08 07:29:31 +0000296#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
Tom Rinid067cc42011-11-18 12:48:11 +0000297
298#define CONFIG_SPL_BSS_START_ADDR 0x80000000
299#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
300
301#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
302#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
Paul Kocialkowskie2ccdf82014-11-08 23:14:55 +0100303#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET205b4f32014-10-15 17:53:11 +0200304#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Tom Rinid067cc42011-11-18 12:48:11 +0000305
306#define CONFIG_SPL_LIBCOMMON_SUPPORT
307#define CONFIG_SPL_LIBDISK_SUPPORT
308#define CONFIG_SPL_I2C_SUPPORT
309#define CONFIG_SPL_LIBGENERIC_SUPPORT
310#define CONFIG_SPL_MMC_SUPPORT
311#define CONFIG_SPL_FAT_SUPPORT
312#define CONFIG_SPL_SERIAL_SUPPORT
313#define CONFIG_SPL_NAND_SUPPORT
Scott Wood6f2f01b2012-09-20 19:09:07 -0500314#define CONFIG_SPL_NAND_BASE
315#define CONFIG_SPL_NAND_DRIVERS
316#define CONFIG_SPL_NAND_ECC
Tom Rinid067cc42011-11-18 12:48:11 +0000317#define CONFIG_SPL_POWER_SUPPORT
318#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
319
320/* NAND boot config */
pekon guptab80a6602014-05-06 00:46:19 +0530321#define CONFIG_SYS_NAND_BUSWIDTH_16BIT 16
Tom Rinid067cc42011-11-18 12:48:11 +0000322#define CONFIG_SYS_NAND_5_ADDR_CYCLE
323#define CONFIG_SYS_NAND_PAGE_COUNT 64
324#define CONFIG_SYS_NAND_PAGE_SIZE 2048
325#define CONFIG_SYS_NAND_OOBSIZE 64
326#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
327#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
328#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
329 10, 11, 12, 13}
330#define CONFIG_SYS_NAND_ECCSIZE 512
331#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3f719062013-11-18 19:03:01 +0530332#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
Tom Rinid067cc42011-11-18 12:48:11 +0000333#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
334#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
335
336/*
337 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
338 * 64 bytes before this address should be set aside for u-boot.img's
339 * header. That is 0x800FFFC0--0x80100000 should not be used for any
340 * other needs.
341 */
342#define CONFIG_SYS_TEXT_BASE 0x80100000
343#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
344#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
345
Srinath915162d2011-04-18 17:40:35 -0400346#endif /* __CONFIG_H */