blob: b9ac1d5982dd2dd6b93a1d600fd6d19f302f06b1 [file] [log] [blame]
Peter Korsgaarde3634262012-10-18 01:21:09 +00001/*
2 * board.c
3 *
4 * Board functions for TI AM335X based boards
5 *
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19#include <common.h>
20#include <errno.h>
21#include <spl.h>
22#include <asm/arch/cpu.h>
23#include <asm/arch/hardware.h>
24#include <asm/arch/omap.h>
25#include <asm/arch/ddr_defs.h>
26#include <asm/arch/clock.h>
27#include <asm/arch/gpio.h>
28#include <asm/arch/mmc_host_def.h>
29#include <asm/arch/sys_proto.h>
30#include <asm/io.h>
31#include <asm/emif.h>
32#include <asm/gpio.h>
33#include <i2c.h>
34#include <miiphy.h>
35#include <cpsw.h>
36#include "board.h"
37
38DECLARE_GLOBAL_DATA_PTR;
39
40static struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
41#ifdef CONFIG_SPL_BUILD
42static struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
43#endif
44
45/* MII mode defines */
46#define MII_MODE_ENABLE 0x0
Yegor Yefremovcfd4ff62012-11-26 03:30:42 +000047#define RGMII_MODE_ENABLE 0x3A
Peter Korsgaarde3634262012-10-18 01:21:09 +000048
49/* GPIO that controls power to DDR on EVM-SK */
50#define GPIO_DDR_VTT_EN 7
51
52static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
53
54static struct am335x_baseboard_id __attribute__((section (".data"))) header;
55
56static inline int board_is_bone(void)
57{
58 return !strncmp(header.name, "A335BONE", HDR_NAME_LEN);
59}
60
61static inline int board_is_bone_lt(void)
62{
63 return !strncmp(header.name, "A335BNLT", HDR_NAME_LEN);
64}
65
66static inline int board_is_evm_sk(void)
67{
68 return !strncmp("A335X_SK", header.name, HDR_NAME_LEN);
69}
70
Matthias Fuchsa956bdc2012-11-02 03:35:59 +000071static inline int board_is_idk(void)
72{
73 return !strncmp(header.config, "SKU#02", 6);
74}
75
Jeff Lance13526f72013-01-14 05:32:20 +000076int board_is_evm_15_or_later(void)
77{
78 return (!strncmp("A33515BB", header.name, 8) &&
79 strncmp("1.5", header.version, 3) <= 0);
80}
81
Peter Korsgaarde3634262012-10-18 01:21:09 +000082/*
83 * Read header information from EEPROM into global structure.
84 */
85static int read_eeprom(void)
86{
87 /* Check if baseboard eeprom is available */
88 if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
89 puts("Could not probe the EEPROM; something fundamentally "
90 "wrong on the I2C bus.\n");
91 return -ENODEV;
92 }
93
94 /* read the eeprom using i2c */
95 if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, (uchar *)&header,
96 sizeof(header))) {
97 puts("Could not read the EEPROM; something fundamentally"
98 " wrong on the I2C bus.\n");
99 return -EIO;
100 }
101
102 if (header.magic != 0xEE3355AA) {
103 /*
104 * read the eeprom using i2c again,
105 * but use only a 1 byte address
106 */
107 if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1,
108 (uchar *)&header, sizeof(header))) {
109 puts("Could not read the EEPROM; something "
110 "fundamentally wrong on the I2C bus.\n");
111 return -EIO;
112 }
113
114 if (header.magic != 0xEE3355AA) {
115 printf("Incorrect magic number (0x%x) in EEPROM\n",
116 header.magic);
117 return -EINVAL;
118 }
119 }
120
121 return 0;
122}
123
124/* UART Defines */
125#ifdef CONFIG_SPL_BUILD
126#define UART_RESET (0x1 << 1)
127#define UART_CLK_RUNNING_MASK 0x1
128#define UART_SMART_IDLE_EN (0x1 << 0x3)
129
130static void rtc32k_enable(void)
131{
132 struct rtc_regs *rtc = (struct rtc_regs *)AM335X_RTC_BASE;
133
134 /*
135 * Unlock the RTC's registers. For more details please see the
136 * RTC_SS section of the TRM. In order to unlock we need to
137 * write these specific values (keys) in this order.
138 */
139 writel(0x83e70b13, &rtc->kick0r);
140 writel(0x95a4f1e0, &rtc->kick1r);
141
142 /* Enable the RTC 32K OSC by setting bits 3 and 6. */
143 writel((1 << 3) | (1 << 6), &rtc->osc);
144}
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000145
146static const struct ddr_data ddr2_data = {
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000147 .datardsratio0 = ((MT47H128M16RT25E_RD_DQS<<30) |
148 (MT47H128M16RT25E_RD_DQS<<20) |
149 (MT47H128M16RT25E_RD_DQS<<10) |
150 (MT47H128M16RT25E_RD_DQS<<0)),
151 .datawdsratio0 = ((MT47H128M16RT25E_WR_DQS<<30) |
152 (MT47H128M16RT25E_WR_DQS<<20) |
153 (MT47H128M16RT25E_WR_DQS<<10) |
154 (MT47H128M16RT25E_WR_DQS<<0)),
155 .datawiratio0 = ((MT47H128M16RT25E_PHY_WRLVL<<30) |
156 (MT47H128M16RT25E_PHY_WRLVL<<20) |
157 (MT47H128M16RT25E_PHY_WRLVL<<10) |
158 (MT47H128M16RT25E_PHY_WRLVL<<0)),
159 .datagiratio0 = ((MT47H128M16RT25E_PHY_GATELVL<<30) |
160 (MT47H128M16RT25E_PHY_GATELVL<<20) |
161 (MT47H128M16RT25E_PHY_GATELVL<<10) |
162 (MT47H128M16RT25E_PHY_GATELVL<<0)),
163 .datafwsratio0 = ((MT47H128M16RT25E_PHY_FIFO_WE<<30) |
164 (MT47H128M16RT25E_PHY_FIFO_WE<<20) |
165 (MT47H128M16RT25E_PHY_FIFO_WE<<10) |
166 (MT47H128M16RT25E_PHY_FIFO_WE<<0)),
167 .datawrsratio0 = ((MT47H128M16RT25E_PHY_WR_DATA<<30) |
168 (MT47H128M16RT25E_PHY_WR_DATA<<20) |
169 (MT47H128M16RT25E_PHY_WR_DATA<<10) |
170 (MT47H128M16RT25E_PHY_WR_DATA<<0)),
171 .datauserank0delay = MT47H128M16RT25E_PHY_RANK0_DELAY,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000172 .datadldiff0 = PHY_DLL_LOCK_DIFF,
173};
174
175static const struct cmd_control ddr2_cmd_ctrl_data = {
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000176 .cmd0csratio = MT47H128M16RT25E_RATIO,
177 .cmd0dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
178 .cmd0iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000179
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000180 .cmd1csratio = MT47H128M16RT25E_RATIO,
181 .cmd1dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
182 .cmd1iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000183
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000184 .cmd2csratio = MT47H128M16RT25E_RATIO,
185 .cmd2dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
186 .cmd2iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000187};
188
189static const struct emif_regs ddr2_emif_reg_data = {
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000190 .sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
191 .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
192 .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
193 .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
194 .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
195 .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000196};
197
198static const struct ddr_data ddr3_data = {
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000199 .datardsratio0 = MT41J128MJT125_RD_DQS,
200 .datawdsratio0 = MT41J128MJT125_WR_DQS,
201 .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE,
202 .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000203 .datadldiff0 = PHY_DLL_LOCK_DIFF,
204};
205
Jeff Lance13526f72013-01-14 05:32:20 +0000206static const struct ddr_data ddr3_evm_data = {
207 .datardsratio0 = MT41J512M8RH125_RD_DQS,
208 .datawdsratio0 = MT41J512M8RH125_WR_DQS,
209 .datafwsratio0 = MT41J512M8RH125_PHY_FIFO_WE,
210 .datawrsratio0 = MT41J512M8RH125_PHY_WR_DATA,
211 .datadldiff0 = PHY_DLL_LOCK_DIFF,
212};
213
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000214static const struct cmd_control ddr3_cmd_ctrl_data = {
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000215 .cmd0csratio = MT41J128MJT125_RATIO,
216 .cmd0dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
217 .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000218
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000219 .cmd1csratio = MT41J128MJT125_RATIO,
220 .cmd1dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
221 .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000222
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000223 .cmd2csratio = MT41J128MJT125_RATIO,
224 .cmd2dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
225 .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000226};
227
Jeff Lance13526f72013-01-14 05:32:20 +0000228static const struct cmd_control ddr3_evm_cmd_ctrl_data = {
229 .cmd0csratio = MT41J512M8RH125_RATIO,
230 .cmd0dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
231 .cmd0iclkout = MT41J512M8RH125_INVERT_CLKOUT,
232
233 .cmd1csratio = MT41J512M8RH125_RATIO,
234 .cmd1dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
235 .cmd1iclkout = MT41J512M8RH125_INVERT_CLKOUT,
236
237 .cmd2csratio = MT41J512M8RH125_RATIO,
238 .cmd2dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
239 .cmd2iclkout = MT41J512M8RH125_INVERT_CLKOUT,
240};
241
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000242static struct emif_regs ddr3_emif_reg_data = {
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000243 .sdram_config = MT41J128MJT125_EMIF_SDCFG,
244 .ref_ctrl = MT41J128MJT125_EMIF_SDREF,
245 .sdram_tim1 = MT41J128MJT125_EMIF_TIM1,
246 .sdram_tim2 = MT41J128MJT125_EMIF_TIM2,
247 .sdram_tim3 = MT41J128MJT125_EMIF_TIM3,
248 .zq_config = MT41J128MJT125_ZQ_CFG,
249 .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000250};
Jeff Lance13526f72013-01-14 05:32:20 +0000251
252static struct emif_regs ddr3_evm_emif_reg_data = {
253 .sdram_config = MT41J512M8RH125_EMIF_SDCFG,
254 .ref_ctrl = MT41J512M8RH125_EMIF_SDREF,
255 .sdram_tim1 = MT41J512M8RH125_EMIF_TIM1,
256 .sdram_tim2 = MT41J512M8RH125_EMIF_TIM2,
257 .sdram_tim3 = MT41J512M8RH125_EMIF_TIM3,
258 .zq_config = MT41J512M8RH125_ZQ_CFG,
259 .emif_ddr_phy_ctlr_1 = MT41J512M8RH125_EMIF_READ_LATENCY,
260};
Peter Korsgaarde3634262012-10-18 01:21:09 +0000261#endif
262
263/*
Peter Korsgaarde3634262012-10-18 01:21:09 +0000264 * early system init of muxing and clocks.
265 */
266void s_init(void)
267{
268 /* WDT1 is already running when the bootloader gets control
269 * Disable it to avoid "random" resets
270 */
271 writel(0xAAAA, &wdtimer->wdtwspr);
272 while (readl(&wdtimer->wdtwwps) != 0x0)
273 ;
274 writel(0x5555, &wdtimer->wdtwspr);
275 while (readl(&wdtimer->wdtwwps) != 0x0)
276 ;
277
278#ifdef CONFIG_SPL_BUILD
279 /* Setup the PLLs and the clocks for the peripherals */
280 pll_init();
281
282 /* Enable RTC32K clock */
283 rtc32k_enable();
284
285 /* UART softreset */
286 u32 regVal;
287
Andrew Bradford6422b702012-10-25 08:21:30 -0400288#ifdef CONFIG_SERIAL1
Peter Korsgaarde3634262012-10-18 01:21:09 +0000289 enable_uart0_pin_mux();
Andrew Bradford6422b702012-10-25 08:21:30 -0400290#endif /* CONFIG_SERIAL1 */
291#ifdef CONFIG_SERIAL2
292 enable_uart1_pin_mux();
293#endif /* CONFIG_SERIAL2 */
294#ifdef CONFIG_SERIAL3
295 enable_uart2_pin_mux();
296#endif /* CONFIG_SERIAL3 */
297#ifdef CONFIG_SERIAL4
298 enable_uart3_pin_mux();
299#endif /* CONFIG_SERIAL4 */
300#ifdef CONFIG_SERIAL5
301 enable_uart4_pin_mux();
302#endif /* CONFIG_SERIAL5 */
303#ifdef CONFIG_SERIAL6
304 enable_uart5_pin_mux();
305#endif /* CONFIG_SERIAL6 */
Peter Korsgaarde3634262012-10-18 01:21:09 +0000306
307 regVal = readl(&uart_base->uartsyscfg);
308 regVal |= UART_RESET;
309 writel(regVal, &uart_base->uartsyscfg);
310 while ((readl(&uart_base->uartsyssts) &
311 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
312 ;
313
314 /* Disable smart idle */
315 regVal = readl(&uart_base->uartsyscfg);
316 regVal |= UART_SMART_IDLE_EN;
317 writel(regVal, &uart_base->uartsyscfg);
318
319 gd = &gdata;
320
321 preloader_console_init();
322
323 /* Initalize the board header */
324 enable_i2c0_pin_mux();
325 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
326 if (read_eeprom() < 0)
327 puts("Could not get board ID.\n");
328
329 enable_board_pin_mux(&header);
330 if (board_is_evm_sk()) {
331 /*
332 * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
333 * This is safe enough to do on older revs.
334 */
335 gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
336 gpio_direction_output(GPIO_DDR_VTT_EN, 1);
337 }
338
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000339 if (board_is_evm_sk() || board_is_bone_lt())
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000340 config_ddr(303, MT41J128MJT125_IOCTRL_VALUE, &ddr3_data,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000341 &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data);
Jeff Lance13526f72013-01-14 05:32:20 +0000342 else if (board_is_evm_15_or_later())
343 config_ddr(303, MT41J512M8RH125_IOCTRL_VALUE, &ddr3_evm_data,
344 &ddr3_evm_cmd_ctrl_data, &ddr3_evm_emif_reg_data);
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000345 else
Peter Korsgaardc7d35be2012-10-18 01:21:13 +0000346 config_ddr(266, MT47H128M16RT25E_IOCTRL_VALUE, &ddr2_data,
Peter Korsgaardc00f69d2012-10-18 01:21:12 +0000347 &ddr2_cmd_ctrl_data, &ddr2_emif_reg_data);
Peter Korsgaarde3634262012-10-18 01:21:09 +0000348#endif
349}
350
351/*
352 * Basic board specific setup. Pinmux has been handled already.
353 */
354int board_init(void)
355{
356 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
357 if (read_eeprom() < 0)
358 puts("Could not get board ID.\n");
359
360 gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100;
361
Ilya Yanok98b5c262012-11-06 13:06:31 +0000362 gpmc_init();
363
Peter Korsgaarde3634262012-10-18 01:21:09 +0000364 return 0;
365}
366
Tom Rini044fc142012-10-24 07:28:17 +0000367#ifdef CONFIG_BOARD_LATE_INIT
368int board_late_init(void)
369{
370#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
371 char safe_string[HDR_NAME_LEN + 1];
372
373 /* Now set variables based on the header. */
374 strncpy(safe_string, (char *)header.name, sizeof(header.name));
375 safe_string[sizeof(header.name)] = 0;
376 setenv("board_name", safe_string);
377
378 strncpy(safe_string, (char *)header.version, sizeof(header.version));
379 safe_string[sizeof(header.version)] = 0;
380 setenv("board_rev", safe_string);
381#endif
382
383 return 0;
384}
385#endif
386
Peter Korsgaarde3634262012-10-18 01:21:09 +0000387#ifdef CONFIG_DRIVER_TI_CPSW
388static void cpsw_control(int enabled)
389{
390 /* VTP can be added here */
391
392 return;
393}
394
395static struct cpsw_slave_data cpsw_slaves[] = {
396 {
397 .slave_reg_ofs = 0x208,
398 .sliver_reg_ofs = 0xd80,
399 .phy_id = 0,
400 },
401 {
402 .slave_reg_ofs = 0x308,
403 .sliver_reg_ofs = 0xdc0,
404 .phy_id = 1,
405 },
406};
407
408static struct cpsw_platform_data cpsw_data = {
409 .mdio_base = AM335X_CPSW_MDIO_BASE,
410 .cpsw_base = AM335X_CPSW_BASE,
411 .mdio_div = 0xff,
412 .channels = 8,
413 .cpdma_reg_ofs = 0x800,
414 .slaves = 1,
415 .slave_data = cpsw_slaves,
416 .ale_reg_ofs = 0xd00,
417 .ale_entries = 1024,
418 .host_port_reg_ofs = 0x108,
419 .hw_stats_reg_ofs = 0x900,
420 .mac_control = (1 << 5),
421 .control = cpsw_control,
422 .host_port_num = 0,
423 .version = CPSW_CTRL_VERSION_2,
424};
Ilya Yanokd2aa1152012-11-06 13:48:24 +0000425#endif
Peter Korsgaarde3634262012-10-18 01:21:09 +0000426
Ilya Yanokd2aa1152012-11-06 13:48:24 +0000427#if defined(CONFIG_DRIVER_TI_CPSW) || \
428 (defined(CONFIG_USB_ETHER) && defined(CONFIG_MUSB_GADGET))
Peter Korsgaarde3634262012-10-18 01:21:09 +0000429int board_eth_init(bd_t *bis)
430{
Ilya Yanokd2aa1152012-11-06 13:48:24 +0000431 int rv, n = 0;
432#ifdef CONFIG_DRIVER_TI_CPSW
Peter Korsgaarde3634262012-10-18 01:21:09 +0000433 uint8_t mac_addr[6];
434 uint32_t mac_hi, mac_lo;
435
436 if (!eth_getenv_enetaddr("ethaddr", mac_addr)) {
Lars Poeschel3ec36b32013-01-11 00:53:32 +0000437 printf("<ethaddr> not set. Reading from E-fuse\n");
Peter Korsgaarde3634262012-10-18 01:21:09 +0000438 /* try reading mac address from efuse */
439 mac_lo = readl(&cdev->macid0l);
440 mac_hi = readl(&cdev->macid0h);
441 mac_addr[0] = mac_hi & 0xFF;
442 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
443 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
444 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
445 mac_addr[4] = mac_lo & 0xFF;
446 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
447
448 if (is_valid_ether_addr(mac_addr))
449 eth_setenv_enetaddr("ethaddr", mac_addr);
450 else
Ilya Yanokd2aa1152012-11-06 13:48:24 +0000451 goto try_usbether;
Peter Korsgaarde3634262012-10-18 01:21:09 +0000452 }
453
Matthias Fuchsa956bdc2012-11-02 03:35:59 +0000454 if (board_is_bone() || board_is_bone_lt() || board_is_idk()) {
Peter Korsgaarde3634262012-10-18 01:21:09 +0000455 writel(MII_MODE_ENABLE, &cdev->miisel);
456 cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
457 PHY_INTERFACE_MODE_MII;
458 } else {
459 writel(RGMII_MODE_ENABLE, &cdev->miisel);
460 cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
461 PHY_INTERFACE_MODE_RGMII;
462 }
463
Ilya Yanokd2aa1152012-11-06 13:48:24 +0000464 rv = cpsw_register(&cpsw_data);
465 if (rv < 0)
466 printf("Error %d registering CPSW switch\n", rv);
467 else
468 n += rv;
469#endif
470try_usbether:
471#if defined(CONFIG_USB_ETHER) && !defined(CONFIG_SPL_BUILD)
472 rv = usb_eth_initialize(bis);
473 if (rv < 0)
474 printf("Error %d registering USB_ETHER\n", rv);
475 else
476 n += rv;
477#endif
478 return n;
Peter Korsgaarde3634262012-10-18 01:21:09 +0000479}
480#endif