blob: a0355f10564240c383c1574a430acf39d726545e [file] [log] [blame]
wdenkce23b152002-10-24 23:29:41 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2000-2005
wdenkce23b152002-10-24 23:29:41 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
37#define CONFIG_R360MPI 1
38
Wolfgang Denk2ae18242010-10-06 09:05:45 +020039#define CONFIG_SYS_TEXT_BASE 0x40000000
40
wdenkce23b152002-10-24 23:29:41 +000041#define CONFIG_LCD
42#undef CONFIG_EDT32F10
43#define CONFIG_SHARP_LQ057Q3DC02
44
wdenkd791b1d2003-04-20 14:04:18 +000045#define CONFIG_SPLASH_SCREEN
46
wdenkce23b152002-10-24 23:29:41 +000047#define MPC8XX_FACT 1 /* Multiply by 1 */
48#define MPC8XX_XIN 50000000 /* 50 MHz in */
49#define CONFIG_8xx_GCLK_FREQ 50000000 /* define if can't use get_gclk_freq */
50
51#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
52#undef CONFIG_8xx_CONS_SMC2
53#undef CONFIG_8xx_CONS_NONE
wdenk4a6fd342003-04-12 23:38:12 +000054#define CONFIG_BAUDRATE 115200 /* console baudrate in bps */
wdenkce23b152002-10-24 23:29:41 +000055#if 0
wdenkcb4dbb72003-07-16 16:40:22 +000056#define CONFIG_BOOTDELAY 0 /* immediate boot */
wdenkce23b152002-10-24 23:29:41 +000057#else
58#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
59#endif
60
61#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
62
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010063#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenkce23b152002-10-24 23:29:41 +000064
65#undef CONFIG_BOOTARGS
66#define CONFIG_BOOTCOMMAND \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020067 "bootp; " \
68 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
69 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenkce23b152002-10-24 23:29:41 +000070 "bootm"
71
72#undef CONFIG_SCC1_ENET
73#define CONFIG_SCC2_ENET
74
75#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenkce23b152002-10-24 23:29:41 +000077
78#define CONFIG_MISC_INIT_R /* have misc_init_r() function */
79
80#undef CONFIG_WATCHDOG /* watchdog disabled */
81
wdenk4a6fd342003-04-12 23:38:12 +000082#define CONFIG_CAN_DRIVER /* CAN Driver support enabled */
wdenkce23b152002-10-24 23:29:41 +000083
Jon Loeliger18225e82007-07-09 21:31:24 -050084/*
85 * BOOTP options
86 */
87#define CONFIG_BOOTP_SUBNETMASK
88#define CONFIG_BOOTP_GATEWAY
89#define CONFIG_BOOTP_HOSTNAME
90#define CONFIG_BOOTP_BOOTPATH
91#define CONFIG_BOOTP_BOOTFILESIZE
wdenkce23b152002-10-24 23:29:41 +000092
93#define CONFIG_MAC_PARTITION
94#define CONFIG_DOS_PARTITION
95
96#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
97
98#define CONFIG_HARD_I2C 1 /* To I2C with hardware support */
99#undef CONFIG_SORT_I2C /* To I2C with software support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_I2C_SPEED 4700 /* I2C speed and slave address */
101#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkce23b152002-10-24 23:29:41 +0000102
103/*
104 * Software (bit-bang) I2C driver configuration
105 */
106#define PB_SCL 0x00000020 /* PB 26 */
107#define PB_SDA 0x00000010 /* PB 27 */
108
109#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
110#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
111#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
112#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
113#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
114 else immr->im_cpm.cp_pbdat &= ~PB_SDA
115#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
116 else immr->im_cpm.cp_pbdat &= ~PB_SCL
117#define I2C_DELAY udelay(50)
118
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_I2C_LCD_ADDR 0x8 /* LCD Control */
120#define CONFIG_SYS_I2C_KEY_ADDR 0x9 /* Keyboard coprocessor */
121#define CONFIG_SYS_I2C_TEM_ADDR 0x49 /* Temperature Sensors */
wdenkce23b152002-10-24 23:29:41 +0000122
wdenkce23b152002-10-24 23:29:41 +0000123
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500124/*
125 * Command line configuration.
126 */
127#include <config_cmd_default.h>
128
129#define CONFIG_CMD_BMP
130#define CONFIG_CMD_BSP
131#define CONFIG_CMD_DATE
132#define CONFIG_CMD_DHCP
133#define CONFIG_CMD_I2C
134#define CONFIG_CMD_IDE
135#define CONFIG_CMD_JFFS2
136#define CONFIG_CMD_NFS
137#define CONFIG_CMD_PCMCIA
138#define CONFIG_CMD_SNTP
139
wdenkce23b152002-10-24 23:29:41 +0000140
141/*
142 * Miscellaneous configurable options
143 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_DEVICE_NULLDEV 1 /* we need the null device */
145#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 /* must set console from env */
wdenkcb4dbb72003-07-16 16:40:22 +0000146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_LONGHELP /* undef to save memory */
148#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500149#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkce23b152002-10-24 23:29:41 +0000151#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkce23b152002-10-24 23:29:41 +0000153#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
155#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
156#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkce23b152002-10-24 23:29:41 +0000157
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
159#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkce23b152002-10-24 23:29:41 +0000160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkce23b152002-10-24 23:29:41 +0000162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkce23b152002-10-24 23:29:41 +0000164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkce23b152002-10-24 23:29:41 +0000166
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200167/*
168 * JFFS2 partitions
169 */
170/* No command line, one static partition
171 * use all the space starting at offset 3MB*/
Stefan Roese68d7d652009-03-19 13:30:36 +0100172#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200173#define CONFIG_JFFS2_DEV "nor0"
174#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
175#define CONFIG_JFFS2_PART_OFFSET 0x00300000
176
177/* mtdparts command line support */
178/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100179#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200180#define MTDIDS_DEFAULT "nor0=r360-0"
181#define MTDPARTS_DEFAULT "mtdparts=r360-0:-@3m(user)"
182*/
wdenkcb4dbb72003-07-16 16:40:22 +0000183
wdenkce23b152002-10-24 23:29:41 +0000184/*
185 * Low Level Configuration Settings
186 * (address mappings, register initial values, etc.)
187 * You should know what you are doing if you make changes here.
188 */
189/*-----------------------------------------------------------------------
190 * Internal Memory Mapped Register
191 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_IMMR 0xFF000000
wdenkce23b152002-10-24 23:29:41 +0000193
194/*-----------------------------------------------------------------------
195 * Definitions for initial stack pointer and data area (in DPRAM)
196 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
198#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
199#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
200#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
201#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkce23b152002-10-24 23:29:41 +0000202
203/*-----------------------------------------------------------------------
204 * Start addresses for the final memory configuration
205 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkce23b152002-10-24 23:29:41 +0000207 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_SDRAM_BASE 0x00000000
209#define CONFIG_SYS_FLASH_BASE 0x40000000
wdenkce23b152002-10-24 23:29:41 +0000210#if defined(DEBUG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenkce23b152002-10-24 23:29:41 +0000212#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenkce23b152002-10-24 23:29:41 +0000214#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
216#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkce23b152002-10-24 23:29:41 +0000217
218/*
219 * For booting Linux, the board info and command line data
220 * have to be in the first 8 MB of memory, since this is
221 * the maximum mapped by the Linux kernel during initialization.
222 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkce23b152002-10-24 23:29:41 +0000224
225/*-----------------------------------------------------------------------
226 * FLASH organization
227 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
229#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
wdenkce23b152002-10-24 23:29:41 +0000230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
232#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkce23b152002-10-24 23:29:41 +0000233
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200234#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200235#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment */
236#define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment sector */
237#define CONFIG_ENV_SIZE 0x4000 /* Used Size of Environment sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenkce23b152002-10-24 23:29:41 +0000239
240/*-----------------------------------------------------------------------
241 * Cache Configuration
242 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500244#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenkce23b152002-10-24 23:29:41 +0000246#endif
247
248/*-----------------------------------------------------------------------
249 * SYPCR - System Protection Control 11-9
250 * SYPCR can only be written once after reset!
251 *-----------------------------------------------------------------------
252 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
253 */
254#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkce23b152002-10-24 23:29:41 +0000256 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
257#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenkce23b152002-10-24 23:29:41 +0000259#endif
260
261/*-----------------------------------------------------------------------
262 * SIUMCR - SIU Module Configuration 11-6
263 *-----------------------------------------------------------------------
264 * PCMCIA config., multi-function pin tri-state
265 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenkce23b152002-10-24 23:29:41 +0000267
268/*-----------------------------------------------------------------------
269 * TBSCR - Time Base Status and Control 11-26
270 *-----------------------------------------------------------------------
271 * Clear Reference Interrupt Status, Timebase freezing enabled
272 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
wdenkce23b152002-10-24 23:29:41 +0000274
275/*-----------------------------------------------------------------------
276 * RTCSC - Real-Time Clock Status and Control Register 11-27
277 *-----------------------------------------------------------------------
278 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenkce23b152002-10-24 23:29:41 +0000280
281/*-----------------------------------------------------------------------
282 * PISCR - Periodic Interrupt Status and Control 11-31
283 *-----------------------------------------------------------------------
284 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
285 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkce23b152002-10-24 23:29:41 +0000287
288/*-----------------------------------------------------------------------
289 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
290 *-----------------------------------------------------------------------
291 * Reset PLL lock status sticky bit, timer expired status bit and timer
292 * interrupt status bit
293 *
294 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
295 */
296#ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_PLPRCR \
wdenkce23b152002-10-24 23:29:41 +0000298 ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
299#else /* up to 50 MHz we use a 1:1 clock */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenkce23b152002-10-24 23:29:41 +0000301#endif /* CONFIG_80MHz */
302
303/*-----------------------------------------------------------------------
304 * SCCR - System Clock and reset Control Register 15-27
305 *-----------------------------------------------------------------------
306 * Set clock output, timebase and RTC source and divider,
307 * power management and some other internal clocks
308 */
309#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_SCCR (SCCR_TBS | \
wdenkce23b152002-10-24 23:29:41 +0000311 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
312 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
313 SCCR_DFALCD00)
314
315/*-----------------------------------------------------------------------
316 * PCMCIA stuff
317 *-----------------------------------------------------------------------
318 *
319 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
321#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
322#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
323#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
324#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
325#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
326#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
327#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenkce23b152002-10-24 23:29:41 +0000328
329/*-----------------------------------------------------------------------
330 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
331 *-----------------------------------------------------------------------
332 */
333
334#if 1
335#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
336
337#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
338#undef CONFIG_IDE_LED /* LED for ide not supported */
339#undef CONFIG_IDE_RESET /* reset for ide not supported */
340
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
342#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenkce23b152002-10-24 23:29:41 +0000343
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenkce23b152002-10-24 23:29:41 +0000345
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenkce23b152002-10-24 23:29:41 +0000347
348/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkce23b152002-10-24 23:29:41 +0000350
351/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkce23b152002-10-24 23:29:41 +0000353
354/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenkce23b152002-10-24 23:29:41 +0000356#endif
357
358/*-----------------------------------------------------------------------
359 *
360 *-----------------------------------------------------------------------
361 *
362 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_DER 0
wdenkce23b152002-10-24 23:29:41 +0000364
365/*
366 * Init Memory Controller:
367 *
368 * BR0/1 and OR0/1 (FLASH)
369 */
370
371#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
372
373/* used to re-map FLASH both when starting from SRAM or FLASH:
374 * restrict access enough to keep SRAM working (if any)
375 * but not too much to meddle with FLASH accesses
376 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
378#define CONFIG_SYS_PRELIM_OR_AM 0xFF000000 /* OR addr mask */
wdenkce23b152002-10-24 23:29:41 +0000379
380/*
381 * FLASH timing:
382 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_SCY_7_CLK | OR_BI)
wdenkce23b152002-10-24 23:29:41 +0000384
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
386#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
387#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
wdenkce23b152002-10-24 23:29:41 +0000388
389
390/*
wdenk4a6fd342003-04-12 23:38:12 +0000391 * BR2 and OR2 (SDRAM)
wdenkce23b152002-10-24 23:29:41 +0000392 *
393 */
wdenk4a6fd342003-04-12 23:38:12 +0000394#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
wdenkce23b152002-10-24 23:29:41 +0000395#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
396
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_PRELIM_OR2_AM 0xF8000000 /* OR addr mask */
wdenkce23b152002-10-24 23:29:41 +0000398
399/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_OR_TIMING_SDRAM (OR_ACS_DIV1 | OR_CSNT_SAM | \
wdenkce23b152002-10-24 23:29:41 +0000401 OR_SCY_0_CLK | OR_G5LS)
402
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR2_AM | CONFIG_SYS_OR_TIMING_SDRAM )
404#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk4a6fd342003-04-12 23:38:12 +0000405
406/*
407 * BR3 and OR3 (CAN Controller)
408 */
409#ifdef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN base address */
411#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
412#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA |OR_BI)
413#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
wdenk4a6fd342003-04-12 23:38:12 +0000414 BR_PS_8 | BR_MS_UPMB | BR_V)
415#endif /* CONFIG_CAN_DRIVER */
wdenkce23b152002-10-24 23:29:41 +0000416
417
418/*
419 * Memory Periodic Timer Prescaler
420 *
421 * The Divider for PTA (refresh timer) configuration is based on an
422 * example SDRAM configuration (64 MBit, one bank). The adjustment to
423 * the number of chip selects (NCS) and the actually needed refresh
424 * rate is done by setting MPTPR.
425 *
426 * PTA is calculated from
427 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
428 *
429 * gclk CPU clock (not bus clock!)
430 * Trefresh Refresh cycle * 4 (four word bursts used)
431 *
432 * 4096 Rows from SDRAM example configuration
433 * 1000 factor s -> ms
434 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
435 * 4 Number of refresh cycles per period
436 * 64 Refresh cycle in ms per number of rows
437 * --------------------------------------------
438 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
439 *
440 * 50 MHz => 50.000.000 / Divider = 98
441 * 66 Mhz => 66.000.000 / Divider = 129
442 * 80 Mhz => 80.000.000 / Divider = 156
443 */
444#if defined(CONFIG_80MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200445#define CONFIG_SYS_MAMR_PTA 156
wdenkce23b152002-10-24 23:29:41 +0000446#elif defined(CONFIG_66MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_MAMR_PTA 129
wdenkce23b152002-10-24 23:29:41 +0000448#else /* 50 MHz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_MAMR_PTA 98
wdenkce23b152002-10-24 23:29:41 +0000450#endif /*CONFIG_??MHz */
451
452/*
453 * For 16 MBit, refresh rates could be 31.3 us
454 * (= 64 ms / 2K = 125 / quad bursts).
455 * For a simpler initialization, 15.6 us is used instead.
456 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200457 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
458 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
wdenkce23b152002-10-24 23:29:41 +0000459 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200460#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
461#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenkce23b152002-10-24 23:29:41 +0000462
463/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200464#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
465#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenkce23b152002-10-24 23:29:41 +0000466
467/*
468 * MAMR settings for SDRAM
469 */
470
471/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200472#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkce23b152002-10-24 23:29:41 +0000473 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
474 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
475/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200476#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkce23b152002-10-24 23:29:41 +0000477 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
478 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
479
wdenkce23b152002-10-24 23:29:41 +0000480#endif /* __CONFIG_H */