Niklaus Giger | 217d383 | 2008-02-25 18:46:43 +0100 | [diff] [blame] | 1 | /* |
| 2 | *(C) Copyright 2005-2008 Netstal Maschinen AG |
| 3 | * Niklaus Giger (Niklaus.Giger@netstal.com) |
| 4 | * |
| 5 | * This source code is free software; you can redistribute it |
| 6 | * and/or modify it in source code form under the terms of the GNU |
| 7 | * General Public License as published by the Free Software |
| 8 | * Foundation; either version 2 of the License, or (at your option) |
| 9 | * any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA |
| 19 | */ |
| 20 | |
| 21 | #include <common.h> |
| 22 | #include <ppc4xx.h> |
| 23 | #include <asm/processor.h> |
| 24 | #include <asm/io.h> |
| 25 | #include <asm-ppc/u-boot.h> |
| 26 | #include "../common/nm.h" |
| 27 | |
| 28 | DECLARE_GLOBAL_DATA_PTR; |
| 29 | |
| 30 | #define MCU25_SLOT_ADDRESS (0x7A000000 + 0x0A) |
| 31 | #define MCU25_DIGITAL_IO_REGISTER (0x7A000000 + 0xc0) |
| 32 | |
| 33 | #define MCU25_LED_REGISTER_ADDRESS (0x7C000000 + 0x10) |
| 34 | #define MCU25_VERSIONS_REGISTER (0x7C000000 + 0x0C) |
| 35 | #define MCU25_IO_CONFIGURATION (0x7C000000 + 0x0e) |
| 36 | #define MCU_SW_INSTALL_REQUESTED 0x08 |
| 37 | |
| 38 | #define SDRAM_LEN (32 << 20) /* 32 MB - RAM */ |
| 39 | |
| 40 | /* |
| 41 | * This function is run very early, out of flash, and before devices are |
| 42 | * initialized. It is called by lib_ppc/board.c:board_init_f by virtue |
| 43 | * of being in the init_sequence array. |
| 44 | * |
| 45 | * The SDRAM has been initialized already -- start.S:start called |
| 46 | * init.S:init_sdram early on -- but it is not yet being used for |
| 47 | * anything, not even stack. So be careful. |
| 48 | */ |
| 49 | |
| 50 | /* Attention: If you want 1 microsecs times from the external oscillator |
| 51 | * 0x00004051 is okay for u-boot/linux, but different from old vxworks values |
| 52 | * 0x00804051 causes problems with u-boot and linux! |
| 53 | */ |
| 54 | #define CPC0_CR0_VALUE 0x0007F03C |
| 55 | #define CPC0_CR1_VALUE 0x00004051 |
| 56 | |
| 57 | int board_early_init_f (void) |
| 58 | { |
| 59 | /* Documented in A-1171 |
| 60 | * |
| 61 | * Interrupt controller setup for the MCU25 board. |
| 62 | * Note: IRQ 0-15 405GP internally generated; high; level sensitive |
| 63 | * IRQ 16 405GP internally generated; low; level sensitive |
| 64 | * IRQ 17-24 RESERVED/UNUSED |
| 65 | * IRQ 31 (EXT IRQ 6) (unused) |
| 66 | */ |
Stefan Roese | 952e776 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 67 | mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */ |
| 68 | mtdcr(UIC0ER, 0x00000000); /* disable all ints */ |
| 69 | mtdcr(UIC0CR, 0x00000000); /* set all to be non-critical */ |
| 70 | mtdcr(UIC0PR, 0xFFFFE000); /* set int polarities */ |
| 71 | mtdcr(UIC0TR, 0x00000000); /* set int trigger levels */ |
| 72 | mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */ |
Niklaus Giger | 217d383 | 2008-02-25 18:46:43 +0100 | [diff] [blame] | 73 | |
Stefan Roese | d1c3b27 | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 74 | mtdcr(CPC0_CR1, CPC0_CR1_VALUE); |
| 75 | mtdcr(CPC0_ECR, 0x60606000); |
Niklaus Giger | 217d383 | 2008-02-25 18:46:43 +0100 | [diff] [blame] | 76 | mtdcr(CPC0_EIRR, 0x7C000000); |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | out32(GPIO0_OR, CONFIG_SYS_GPIO0_OR ); |
| 78 | out32(GPIO0_TCR, CONFIG_SYS_GPIO0_TCR); |
| 79 | out32(GPIO0_ODR, CONFIG_SYS_GPIO0_ODR); |
Matthias Fuchs | 58ea142 | 2009-07-22 17:27:56 +0200 | [diff] [blame] | 80 | mtspr(SPRN_CCR0, 0x00700000); |
Niklaus Giger | 217d383 | 2008-02-25 18:46:43 +0100 | [diff] [blame] | 81 | |
| 82 | return 0; |
| 83 | } |
| 84 | |
| 85 | #ifdef CONFIG_BOARD_PRE_INIT |
| 86 | int board_pre_init (void) |
| 87 | { |
| 88 | return board_early_init_f (); |
| 89 | } |
| 90 | #endif |
| 91 | |
| 92 | int sys_install_requested(void) |
| 93 | { |
| 94 | u16 ioValue = in_be16((u16 *)MCU25_DIGITAL_IO_REGISTER); |
| 95 | return (ioValue & MCU_SW_INSTALL_REQUESTED) != 0; |
| 96 | } |
| 97 | |
| 98 | int checkboard (void) |
| 99 | { |
| 100 | u16 boardVersReg = in_be16((u16 *)MCU25_VERSIONS_REGISTER); |
| 101 | u16 hwConfig = in_be16((u16 *)MCU25_IO_CONFIGURATION); |
| 102 | u16 generation = boardVersReg & 0x0f; |
| 103 | u16 index = boardVersReg & 0xf0; |
| 104 | |
| 105 | /* Cannot be done in board_early_init */ |
Stefan Roese | d1c3b27 | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 106 | mtdcr(CPC0_CR0, CPC0_CR0_VALUE); |
Niklaus Giger | 217d383 | 2008-02-25 18:46:43 +0100 | [diff] [blame] | 107 | |
| 108 | /* Force /RTS to active. The board it not wired quite |
| 109 | * correctly to use cts/rtc flow control, so just force the |
| 110 | * /RST active and forget about it. |
| 111 | */ |
| 112 | writeb (readb (0xef600404) | 0x03, 0xef600404); |
| 113 | nm_show_print(generation, index, hwConfig); |
| 114 | return 0; |
| 115 | } |
| 116 | |
| 117 | u32 hcu_led_get(void) |
| 118 | { |
| 119 | return in_be16((u16 *)MCU25_LED_REGISTER_ADDRESS) & 0x3ff; |
| 120 | } |
| 121 | |
| 122 | /* |
| 123 | * hcu_led_set value to be placed into the LEDs (max 6 bit) |
| 124 | */ |
| 125 | void hcu_led_set(u32 value) |
| 126 | { |
| 127 | out_be16((u16 *)MCU25_LED_REGISTER_ADDRESS, value); |
| 128 | } |
| 129 | |
| 130 | /* |
Niklaus Giger | 217d383 | 2008-02-25 18:46:43 +0100 | [diff] [blame] | 131 | * hcu_get_slot |
| 132 | */ |
| 133 | u32 hcu_get_slot(void) |
| 134 | { |
| 135 | u16 slot = in_be16((u16 *)MCU25_SLOT_ADDRESS); |
| 136 | return slot & 0x7f; |
| 137 | } |
| 138 | |
| 139 | /* |
| 140 | * get_serial_number |
| 141 | */ |
| 142 | u32 get_serial_number(void) |
| 143 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 144 | u32 serial = in_be32((u32 *)CONFIG_SYS_FLASH_BASE); |
Niklaus Giger | 217d383 | 2008-02-25 18:46:43 +0100 | [diff] [blame] | 145 | |
| 146 | if (serial == 0xffffffff) |
| 147 | return 0; |
| 148 | |
| 149 | return serial; |
| 150 | } |
| 151 | |
| 152 | |
| 153 | /* |
| 154 | * misc_init_r. |
| 155 | */ |
| 156 | |
| 157 | int misc_init_r(void) |
| 158 | { |
| 159 | common_misc_init_r(); |
| 160 | set_params_for_sw_install( sys_install_requested(), "mcu25" ); |
| 161 | return 0; |
| 162 | } |
| 163 | |
Becky Bruce | 9973e3c | 2008-06-09 16:03:40 -0500 | [diff] [blame] | 164 | phys_size_t initdram(int board_type) |
Niklaus Giger | 217d383 | 2008-02-25 18:46:43 +0100 | [diff] [blame] | 165 | { |
| 166 | unsigned int dram_size = 64*1024*1024; |
| 167 | init_ppc405_sdram(dram_size); |
| 168 | |
| 169 | #ifdef DEBUG |
| 170 | show_sdram_registers(); |
| 171 | #endif |
| 172 | |
| 173 | return dram_size; |
| 174 | } |
| 175 | |
Niklaus Giger | 217d383 | 2008-02-25 18:46:43 +0100 | [diff] [blame] | 176 | #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) |
| 177 | void ft_board_setup(void *blob, bd_t *bd) |
| 178 | { |
| 179 | ft_cpu_setup(blob, bd); |
| 180 | |
| 181 | } |
| 182 | #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */ |
| 183 | |
| 184 | /* |
| 185 | * Hardcoded flash setup: |
| 186 | * Flash 0 is a non-CFI AMD AM29F040 flash, 8 bit flash / 8 bit bus. |
| 187 | */ |
| 188 | ulong board_flash_get_legacy (ulong base, int banknum, flash_info_t * info) |
| 189 | { |
| 190 | if (banknum == 0) { /* non-CFI boot flash */ |
| 191 | info->portwidth = 1; |
| 192 | info->chipwidth = 1; |
| 193 | info->interface = FLASH_CFI_X8; |
| 194 | return 1; |
| 195 | } else |
| 196 | return 0; |
| 197 | } |